blob: 8be5febe57b65b275602e015d6d67e0beb69c696 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Ashish Kumar227b4bc2017-08-31 16:12:54 +05302/*
Yangbo Lubb32e682021-06-03 10:51:19 +08003 * Copyright 2017, 2020-2021 NXP
Ashish Kumar227b4bc2017-08-31 16:12:54 +05304 */
5
6#ifndef __LS1088A_RDB_H
7#define __LS1088A_RDB_H
8
9#include "ls1088a_common.h"
10
Pankit Gargf5c2a832018-12-27 04:37:55 +000011#if defined(CONFIG_TFABOOT) || \
12 defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Ashish Kumar227b4bc2017-08-31 16:12:54 +053013#define SYS_NO_FLASH
Ashish Kumar227b4bc2017-08-31 16:12:54 +053014#endif
15
Ashish Kumar227b4bc2017-08-31 16:12:54 +053016#define COUNTER_FREQUENCY_REAL 25000000 /* 25MHz */
Ashish Kumar227b4bc2017-08-31 16:12:54 +053017
Ashish Kumar227b4bc2017-08-31 16:12:54 +053018#define SPD_EEPROM_ADDRESS 0x51
Ashish Kumar227b4bc2017-08-31 16:12:54 +053019
Ashish Kumar227b4bc2017-08-31 16:12:54 +053020#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Tom Rini6a5dccc2022-11-16 13:10:41 -050021#define CFG_SYS_NOR0_CSPR_EXT (0x0)
Tom Rini7b577ba2022-11-16 13:10:25 -050022#define CFG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
23#define CFG_SYS_NOR_AMASK_EARLY IFC_AMASK(64 * 1024 * 1024)
Ashish Kumar227b4bc2017-08-31 16:12:54 +053024
Tom Rini6a5dccc2022-11-16 13:10:41 -050025#define CFG_SYS_NOR0_CSPR \
26 (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS) | \
Ashish Kumar227b4bc2017-08-31 16:12:54 +053027 CSPR_PORT_SIZE_16 | \
28 CSPR_MSEL_NOR | \
29 CSPR_V)
Tom Rini6a5dccc2022-11-16 13:10:41 -050030#define CFG_SYS_NOR0_CSPR_EARLY \
31 (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS_EARLY) | \
Ashish Kumar227b4bc2017-08-31 16:12:54 +053032 CSPR_PORT_SIZE_16 | \
33 CSPR_MSEL_NOR | \
34 CSPR_V)
Tom Rini7b577ba2022-11-16 13:10:25 -050035#define CFG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(6)
36#define CFG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x1) | \
Ashish Kumar227b4bc2017-08-31 16:12:54 +053037 FTIM0_NOR_TEADC(0x1) | \
38 FTIM0_NOR_TEAHC(0x1))
Tom Rini7b577ba2022-11-16 13:10:25 -050039#define CFG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1) | \
Ashish Kumar227b4bc2017-08-31 16:12:54 +053040 FTIM1_NOR_TRAD_NOR(0x1))
Tom Rini7b577ba2022-11-16 13:10:25 -050041#define CFG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x0) | \
Ashish Kumar227b4bc2017-08-31 16:12:54 +053042 FTIM2_NOR_TCH(0x0) | \
43 FTIM2_NOR_TWP(0x1))
Tom Rini7b577ba2022-11-16 13:10:25 -050044#define CFG_SYS_NOR_FTIM3 0x04000000
Tom Rini6a5dccc2022-11-16 13:10:41 -050045#define CFG_SYS_IFC_CCR 0x01000000
Ashish Kumar227b4bc2017-08-31 16:12:54 +053046
47#ifndef SYS_NO_FLASH
Tom Rini6a5dccc2022-11-16 13:10:41 -050048#define CFG_SYS_FLASH_BANKS_LIST { CFG_SYS_FLASH_BASE }
Ashish Kumar227b4bc2017-08-31 16:12:54 +053049#endif
50#endif
Sumit Garg08da8b22018-01-06 09:04:24 +053051
Tom Rinib4213492022-11-12 17:36:51 -050052#define CFG_SYS_NAND_CSPR_EXT (0x0)
53#define CFG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \
Ashish Kumar227b4bc2017-08-31 16:12:54 +053054 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
55 | CSPR_MSEL_NAND /* MSEL = NAND */ \
56 | CSPR_V)
Tom Rinib4213492022-11-12 17:36:51 -050057#define CFG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
Ashish Kumar227b4bc2017-08-31 16:12:54 +053058
Tom Rinib4213492022-11-12 17:36:51 -050059#define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
Ashish Kumar227b4bc2017-08-31 16:12:54 +053060 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
61 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
62 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
63 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
64 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
65 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
66
Ashish Kumar227b4bc2017-08-31 16:12:54 +053067/* ONFI NAND Flash mode0 Timing Params */
Tom Rinib4213492022-11-12 17:36:51 -050068#define CFG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
Ashish Kumar227b4bc2017-08-31 16:12:54 +053069 FTIM0_NAND_TWP(0x18) | \
70 FTIM0_NAND_TWCHT(0x07) | \
71 FTIM0_NAND_TWH(0x0a))
Tom Rinib4213492022-11-12 17:36:51 -050072#define CFG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
Ashish Kumar227b4bc2017-08-31 16:12:54 +053073 FTIM1_NAND_TWBE(0x39) | \
74 FTIM1_NAND_TRR(0x0e) | \
75 FTIM1_NAND_TRP(0x18))
Tom Rinib4213492022-11-12 17:36:51 -050076#define CFG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
Ashish Kumar227b4bc2017-08-31 16:12:54 +053077 FTIM2_NAND_TREH(0x0a) | \
78 FTIM2_NAND_TWHRE(0x1e))
Tom Rinib4213492022-11-12 17:36:51 -050079#define CFG_SYS_NAND_FTIM3 0x0
Ashish Kumar227b4bc2017-08-31 16:12:54 +053080
Tom Rinib4213492022-11-12 17:36:51 -050081#define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE }
Ashish Kumar227b4bc2017-08-31 16:12:54 +053082
Tom Rini6a5dccc2022-11-16 13:10:41 -050083#define CFG_SYS_I2C_FPGA_ADDR 0x66
Rajesh Bhagata4216252018-01-17 16:13:09 +053084#define QIXIS_BRDCFG4_OFFSET 0x54
Ashish Kumar227b4bc2017-08-31 16:12:54 +053085#define QIXIS_LBMAP_SWITCH 2
86#define QIXIS_QMAP_MASK 0xe0
87#define QIXIS_QMAP_SHIFT 5
88#define QIXIS_LBMAP_MASK 0x1f
89#define QIXIS_LBMAP_SHIFT 5
90#define QIXIS_LBMAP_DFLTBANK 0x00
91#define QIXIS_LBMAP_ALTBANK 0x20
92#define QIXIS_LBMAP_SD 0x00
Ashish Kumar55769ca2018-01-17 12:16:37 +053093#define QIXIS_LBMAP_EMMC 0x00
Ashish Kumar227b4bc2017-08-31 16:12:54 +053094#define QIXIS_LBMAP_SD_QSPI 0x00
95#define QIXIS_LBMAP_QSPI 0x00
96#define QIXIS_RCW_SRC_SD 0x40
Ashish Kumar55769ca2018-01-17 12:16:37 +053097#define QIXIS_RCW_SRC_EMMC 0x41
Ashish Kumar227b4bc2017-08-31 16:12:54 +053098#define QIXIS_RCW_SRC_QSPI 0x62
99#define QIXIS_RST_CTL_RESET 0x31
100#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
101#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
102#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
103#define QIXIS_RST_FORCE_MEM 0x01
104
Tom Rini6a5dccc2022-11-16 13:10:41 -0500105#define CFG_SYS_FPGA_CSPR_EXT (0x0)
106#define CFG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530107 | CSPR_PORT_SIZE_8 \
108 | CSPR_MSEL_GPCM \
109 | CSPR_V)
110#define SYS_FPGA_CSPR_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
111 | CSPR_PORT_SIZE_8 \
112 | CSPR_MSEL_GPCM \
113 | CSPR_V)
114
Tom Rini6a5dccc2022-11-16 13:10:41 -0500115#define CFG_SYS_FPGA_AMASK IFC_AMASK(64*1024)
116#define CFG_SYS_FPGA_CSOR CSOR_GPCM_ADM_SHIFT(0)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530117/* QIXIS Timing parameters*/
118#define SYS_FPGA_CS_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
119 FTIM0_GPCM_TEADC(0x0e) | \
120 FTIM0_GPCM_TEAHC(0x0e))
121#define SYS_FPGA_CS_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
122 FTIM1_GPCM_TRAD(0x3f))
123#define SYS_FPGA_CS_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
124 FTIM2_GPCM_TCH(0xf) | \
125 FTIM2_GPCM_TWP(0x3E))
126#define SYS_FPGA_CS_FTIM3 0x0
127
Pankit Gargf5c2a832018-12-27 04:37:55 +0000128#if defined(CONFIG_TFABOOT) || \
129 defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500130#define CFG_SYS_CSPR0_EXT CFG_SYS_NAND_CSPR_EXT
131#define CFG_SYS_CSPR0 CFG_SYS_NAND_CSPR
132#define CFG_SYS_AMASK0 CFG_SYS_NAND_AMASK
133#define CFG_SYS_CSOR0 CFG_SYS_NAND_CSOR
134#define CFG_SYS_CS0_FTIM0 CFG_SYS_NAND_FTIM0
135#define CFG_SYS_CS0_FTIM1 CFG_SYS_NAND_FTIM1
136#define CFG_SYS_CS0_FTIM2 CFG_SYS_NAND_FTIM2
137#define CFG_SYS_CS0_FTIM3 CFG_SYS_NAND_FTIM3
138#define CFG_SYS_CSPR2_EXT CFG_SYS_FPGA_CSPR_EXT
139#define CFG_SYS_CSPR2 CFG_SYS_FPGA_CSPR
140#define CFG_SYS_CSPR2_FINAL SYS_FPGA_CSPR_FINAL
141#define CFG_SYS_AMASK2 CFG_SYS_FPGA_AMASK
142#define CFG_SYS_CSOR2 CFG_SYS_FPGA_CSOR
143#define CFG_SYS_CS2_FTIM0 SYS_FPGA_CS_FTIM0
144#define CFG_SYS_CS2_FTIM1 SYS_FPGA_CS_FTIM1
145#define CFG_SYS_CS2_FTIM2 SYS_FPGA_CS_FTIM2
146#define CFG_SYS_CS2_FTIM3 SYS_FPGA_CS_FTIM3
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530147#else
Tom Rini6a5dccc2022-11-16 13:10:41 -0500148#define CFG_SYS_CSPR0_EXT CFG_SYS_NOR0_CSPR_EXT
149#define CFG_SYS_CSPR0 CFG_SYS_NOR0_CSPR_EARLY
150#define CFG_SYS_CSPR0_FINAL CFG_SYS_NOR0_CSPR
151#define CFG_SYS_AMASK0 CFG_SYS_NOR_AMASK
152#define CFG_SYS_CSOR0 CFG_SYS_NOR_CSOR
153#define CFG_SYS_CS0_FTIM0 CFG_SYS_NOR_FTIM0
154#define CFG_SYS_CS0_FTIM1 CFG_SYS_NOR_FTIM1
155#define CFG_SYS_CS0_FTIM2 CFG_SYS_NOR_FTIM2
156#define CFG_SYS_CS0_FTIM3 CFG_SYS_NOR_FTIM3
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530157#endif
158
Tom Rini6a5dccc2022-11-16 13:10:41 -0500159#define CFG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530160
Stephen Carlsonc3301a22021-02-08 11:11:29 +0100161#define I2C_MUX_CH_VOL_MONITOR 0xA
Rajesh Bhagat170eecf2018-01-17 16:13:05 +0530162/* Voltage monitor on channel 2*/
163#define I2C_VOL_MONITOR_ADDR 0x63
164#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
165#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
166#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
Rajesh Bhagata4216252018-01-17 16:13:09 +0530167#define I2C_SVDD_MONITOR_ADDR 0x4F
168
Rajesh Bhagata4216252018-01-17 16:13:09 +0530169/* The lowest and highest voltage allowed for LS1088ARDB */
170#define VDD_MV_MIN 819
171#define VDD_MV_MAX 1212
172
Rajesh Bhagat170eecf2018-01-17 16:13:05 +0530173#define PWM_CHANNEL0 0x0
174
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530175/*
176 * I2C bus multiplexer
177 */
178#define I2C_MUX_PCA_ADDR_PRI 0x77
179#define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
180#define I2C_RETIMER_ADDR 0x18
181#define I2C_MUX_CH_DEFAULT 0x8
182#define I2C_MUX_CH5 0xD
Sumit Garg08da8b22018-01-06 09:04:24 +0530183
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530184/*
185* RTC configuration
186*/
Tom Rini6a5dccc2022-11-16 13:10:41 -0500187#define CFG_SYS_I2C_RTC_ADDR 0x51 /* Channel 3*/
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530188
Sumit Garg08da8b22018-01-06 09:04:24 +0530189#ifndef SPL_NO_ENV
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530190/* Initial environment variables */
Pankit Gargf5c2a832018-12-27 04:37:55 +0000191#ifdef CONFIG_TFABOOT
192#define QSPI_MC_INIT_CMD \
Priyanka Jain8f5bd972021-07-19 14:53:34 +0530193 "sf probe 0:0;sf read 0x80a00000 0xA00000 0x200000;" \
194 "sf read 0x80e00000 0xE00000 0x100000;" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000195 "env exists secureboot && " \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000196 "sf read 0x80640000 0x640000 0x40000 && " \
197 "sf read 0x80680000 0x680000 0x40000 && " \
198 "esbc_validate 0x80640000 && " \
199 "esbc_validate 0x80680000 ;" \
Priyanka Jain8f5bd972021-07-19 14:53:34 +0530200 "fsl_mc start mc 0x80a00000 0x80e00000\0"
Pankit Gargf5c2a832018-12-27 04:37:55 +0000201#define SD_MC_INIT_CMD \
Priyanka Jain8f5bd972021-07-19 14:53:34 +0530202 "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
203 "mmc read 0x80e00000 0x7000 0x800;" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000204 "env exists secureboot && " \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000205 "mmc read 0x80640000 0x3200 0x20 && " \
206 "mmc read 0x80680000 0x3400 0x20 && " \
207 "esbc_validate 0x80640000 && " \
208 "esbc_validate 0x80680000 ;" \
Priyanka Jain8f5bd972021-07-19 14:53:34 +0530209 "fsl_mc start mc 0x80a00000 0x80e00000\0"
Pankit Gargf5c2a832018-12-27 04:37:55 +0000210#else
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530211#if defined(CONFIG_QSPI_BOOT)
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530212#define MC_INIT_CMD \
Priyanka Jain8f5bd972021-07-19 14:53:34 +0530213 "mcinitcmd=sf probe 0:0;sf read 0x80a00000 0xA00000 0x200000;" \
214 "sf read 0x80e00000 0xE00000 0x100000;" \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530215 "env exists secureboot && " \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000216 "sf read 0x80640000 0x640000 0x40000 && " \
217 "sf read 0x80680000 0x680000 0x40000 && " \
218 "esbc_validate 0x80640000 && " \
219 "esbc_validate 0x80680000 ;" \
Priyanka Jain8f5bd972021-07-19 14:53:34 +0530220 "fsl_mc start mc 0x80a00000 0x80e00000\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530221 "mcmemsize=0x70000000\0"
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530222#elif defined(CONFIG_SD_BOOT)
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530223#define MC_INIT_CMD \
Priyanka Jain8f5bd972021-07-19 14:53:34 +0530224 "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
225 "mmc read 0x80e00000 0x7000 0x800;" \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530226 "env exists secureboot && " \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000227 "mmc read 0x80640000 0x3200 0x20 && " \
228 "mmc read 0x80680000 0x3400 0x20 && " \
229 "esbc_validate 0x80640000 && " \
230 "esbc_validate 0x80680000 ;" \
Priyanka Jain8f5bd972021-07-19 14:53:34 +0530231 "fsl_mc start mc 0x80a00000 0x80e00000\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530232 "mcmemsize=0x70000000\0"
233#endif
Pankit Gargf5c2a832018-12-27 04:37:55 +0000234#endif /* CONFIG_TFABOOT */
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530235
Tom Rinic9edebe2022-12-04 10:03:50 -0500236#undef CFG_EXTRA_ENV_SETTINGS
Pankit Gargf5c2a832018-12-27 04:37:55 +0000237#ifdef CONFIG_TFABOOT
Tom Rinic9edebe2022-12-04 10:03:50 -0500238#define CFG_EXTRA_ENV_SETTINGS \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530239 "BOARD=ls1088ardb\0" \
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530240 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530241 "ramdisk_addr=0x800000\0" \
242 "ramdisk_size=0x2000000\0" \
243 "fdt_high=0xa0000000\0" \
244 "initrd_high=0xffffffffffffffff\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530245 "kernel_addr=0x1000000\0" \
246 "kernel_addr_sd=0x8000\0" \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000247 "kernelhdr_addr_sd=0x3000\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530248 "kernel_start=0x580100000\0" \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000249 "kernelheader_start=0x580600000\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530250 "scriptaddr=0x80000000\0" \
251 "scripthdraddr=0x80080000\0" \
252 "fdtheader_addr_r=0x80100000\0" \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000253 "kernelheader_addr=0x600000\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530254 "kernelheader_addr_r=0x80200000\0" \
255 "kernel_addr_r=0x81000000\0" \
256 "kernelheader_size=0x40000\0" \
257 "fdt_addr_r=0x90000000\0" \
258 "load_addr=0xa0000000\0" \
259 "kernel_size=0x2800000\0" \
260 "kernel_size_sd=0x14000\0" \
Udit Agarwal11e1a572019-11-20 08:49:06 +0000261 "kernelhdr_size_sd=0x20\0" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000262 QSPI_MC_INIT_CMD \
263 "mcmemsize=0x70000000\0" \
264 BOOTENV \
265 "boot_scripts=ls1088ardb_boot.scr\0" \
266 "boot_script_hdr=hdr_ls1088ardb_bs.out\0" \
267 "scan_dev_for_boot_part=" \
268 "part list ${devtype} ${devnum} devplist; " \
269 "env exists devplist || setenv devplist 1; " \
270 "for distro_bootpart in ${devplist}; do " \
271 "if fstype ${devtype} " \
272 "${devnum}:${distro_bootpart} " \
273 "bootfstype; then " \
274 "run scan_dev_for_boot; " \
275 "fi; " \
276 "done\0" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000277 "boot_a_script=" \
278 "load ${devtype} ${devnum}:${distro_bootpart} " \
279 "${scriptaddr} ${prefix}${script}; " \
280 "env exists secureboot && load ${devtype} " \
281 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai25355ec2019-04-23 05:52:17 +0000282 "${scripthdraddr} ${prefix}${boot_script_hdr}; "\
283 "env exists secureboot " \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000284 "&& esbc_validate ${scripthdraddr};" \
285 "source ${scriptaddr}\0" \
286 "installer=load mmc 0:2 $load_addr " \
287 "/flex_installer_arm64.itb; " \
288 "env exists mcinitcmd && run mcinitcmd && " \
289 "mmc read 0x80001000 0x6800 0x800;" \
290 "fsl_mc lazyapply dpl 0x80001000;" \
291 "bootm $load_addr#ls1088ardb\0" \
292 "qspi_bootcmd=echo Trying load from qspi..;" \
293 "sf probe && sf read $load_addr " \
294 "$kernel_addr $kernel_size ; env exists secureboot " \
295 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
296 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
297 "bootm $load_addr#$BOARD\0" \
298 "sd_bootcmd=echo Trying load from sd card..;" \
299 "mmcinfo; mmc read $load_addr " \
300 "$kernel_addr_sd $kernel_size_sd ;" \
301 "env exists secureboot && mmc read $kernelheader_addr_r "\
302 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
303 " && esbc_validate ${kernelheader_addr_r};" \
304 "bootm $load_addr#$BOARD\0"
305#else
Tom Rinic9edebe2022-12-04 10:03:50 -0500306#define CFG_EXTRA_ENV_SETTINGS \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000307 "BOARD=ls1088ardb\0" \
308 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
309 "ramdisk_addr=0x800000\0" \
310 "ramdisk_size=0x2000000\0" \
311 "fdt_high=0xa0000000\0" \
312 "initrd_high=0xffffffffffffffff\0" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000313 "kernel_addr=0x1000000\0" \
314 "kernel_addr_sd=0x8000\0" \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000315 "kernelhdr_addr_sd=0x3000\0" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000316 "kernel_start=0x580100000\0" \
317 "kernelheader_start=0x580800000\0" \
318 "scriptaddr=0x80000000\0" \
319 "scripthdraddr=0x80080000\0" \
320 "fdtheader_addr_r=0x80100000\0" \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000321 "kernelheader_addr=0x600000\0" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000322 "kernelheader_addr_r=0x80200000\0" \
323 "kernel_addr_r=0x81000000\0" \
324 "kernelheader_size=0x40000\0" \
325 "fdt_addr_r=0x90000000\0" \
326 "load_addr=0xa0000000\0" \
327 "kernel_size=0x2800000\0" \
328 "kernel_size_sd=0x14000\0" \
Udit Agarwal11e1a572019-11-20 08:49:06 +0000329 "kernelhdr_size_sd=0x20\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530330 MC_INIT_CMD \
331 BOOTENV \
332 "boot_scripts=ls1088ardb_boot.scr\0" \
333 "boot_script_hdr=hdr_ls1088ardb_bs.out\0" \
334 "scan_dev_for_boot_part=" \
335 "part list ${devtype} ${devnum} devplist; " \
336 "env exists devplist || setenv devplist 1; " \
337 "for distro_bootpart in ${devplist}; do " \
338 "if fstype ${devtype} " \
339 "${devnum}:${distro_bootpart} " \
340 "bootfstype; then " \
341 "run scan_dev_for_boot; " \
342 "fi; " \
343 "done\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530344 "boot_a_script=" \
345 "load ${devtype} ${devnum}:${distro_bootpart} " \
346 "${scriptaddr} ${prefix}${script}; " \
347 "env exists secureboot && load ${devtype} " \
348 "${devnum}:${distro_bootpart} " \
349 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
350 "&& esbc_validate ${scripthdraddr};" \
351 "source ${scriptaddr}\0" \
352 "installer=load mmc 0:2 $load_addr " \
353 "/flex_installer_arm64.itb; " \
354 "env exists mcinitcmd && run mcinitcmd && " \
Jagdish Gediya40febde2018-06-05 09:04:05 +0530355 "mmc read 0x80001000 0x6800 0x800;" \
356 "fsl_mc lazyapply dpl 0x80001000;" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530357 "bootm $load_addr#ls1088ardb\0" \
358 "qspi_bootcmd=echo Trying load from qspi..;" \
359 "sf probe && sf read $load_addr " \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530360 "$kernel_addr $kernel_size ; env exists secureboot " \
361 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
362 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530363 "bootm $load_addr#$BOARD\0" \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530364 "sd_bootcmd=echo Trying load from sd card..;" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530365 "mmcinfo; mmc read $load_addr " \
366 "$kernel_addr_sd $kernel_size_sd ;" \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530367 "env exists secureboot && mmc read $kernelheader_addr_r "\
368 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
369 " && esbc_validate ${kernelheader_addr_r};" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530370 "bootm $load_addr#$BOARD\0"
Pankit Gargf5c2a832018-12-27 04:37:55 +0000371#endif /* CONFIG_TFABOOT */
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530372
Pankit Gargf5c2a832018-12-27 04:37:55 +0000373#ifdef CONFIG_TFABOOT
374#define QSPI_NOR_BOOTCOMMAND \
Udit Agarwal11e1a572019-11-20 08:49:06 +0000375 "sf read 0x80001000 0xd00000 0x100000;" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000376 "env exists mcinitcmd && env exists secureboot " \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000377 " && sf read 0x806C0000 0x6C0000 0x100000 " \
378 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000379 "&& fsl_mc lazyapply dpl 0x80001000;" \
380 "run distro_bootcmd;run qspi_bootcmd;" \
381 "env exists secureboot && esbc_halt;"
382#define SD_BOOTCOMMAND \
383 "env exists mcinitcmd && mmcinfo; " \
384 "mmc read 0x80001000 0x6800 0x800; " \
385 "env exists mcinitcmd && env exists secureboot " \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000386 " && mmc read 0x806C0000 0x3600 0x20 " \
387 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000388 "&& fsl_mc lazyapply dpl 0x80001000;" \
389 "run distro_bootcmd;run sd_bootcmd;" \
390 "env exists secureboot && esbc_halt;"
391#else
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530392#if defined(CONFIG_QSPI_BOOT)
393/* Try to boot an on-QSPI kernel first, then do normal distro boot */
Udit Agarwal09fd5792017-11-22 09:01:26 +0530394
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530395/* Try to boot an on-SD kernel first, then do normal distro boot */
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530396#endif
Pankit Gargf5c2a832018-12-27 04:37:55 +0000397#endif /* CONFIG_TFABOOT */
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530398
399/* MAC/PHY configuration */
400#ifdef CONFIG_FSL_MC_ENET
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530401#define AQ_PHY_ADDR1 0x00
402#define AQR105_IRQ_MASK 0x00000004
403
404#define QSGMII1_PORT1_PHY_ADDR 0x0c
405#define QSGMII1_PORT2_PHY_ADDR 0x0d
406#define QSGMII1_PORT3_PHY_ADDR 0x0e
407#define QSGMII1_PORT4_PHY_ADDR 0x0f
408#define QSGMII2_PORT1_PHY_ADDR 0x1c
409#define QSGMII2_PORT2_PHY_ADDR 0x1d
410#define QSGMII2_PORT3_PHY_ADDR 0x1e
411#define QSGMII2_PORT4_PHY_ADDR 0x1f
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530412#endif
Sumit Garg08da8b22018-01-06 09:04:24 +0530413#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530414
Sumit Garg08da8b22018-01-06 09:04:24 +0530415#ifndef SPL_NO_ENV
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530416
417#define BOOT_TARGET_DEVICES(func) \
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530418 func(MMC, mmc, 0) \
Era Tiwarid07527b2020-05-15 12:48:39 +0530419 func(USB, usb, 0) \
Mian Yousaf Kaukab30a7a632019-01-29 16:38:32 +0100420 func(SCSI, scsi, 0) \
421 func(DHCP, dhcp, na)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530422#include <config_distro_bootcmd.h>
Sumit Garg08da8b22018-01-06 09:04:24 +0530423#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530424
425#include <asm/fsl_secure_boot.h>
426
427#endif /* __LS1088A_RDB_H */