blob: e5d242f4f8f7efb939eceea8b38802e27e06f066 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Peter Tyserae7a7d42009-06-30 17:15:40 -05002/*
3 * Copyright 2004,2007,2008 Freescale Semiconductor, Inc.
4 * (C) Copyright 2002, 2003 Motorola Inc.
5 * Xianghua Xiao (X.Xiao@motorola.com)
6 *
7 * (C) Copyright 2000
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
Peter Tyserae7a7d42009-06-30 17:15:40 -05009 */
10
11#include <config.h>
Peter Tyser46f2b342009-06-30 17:15:42 -050012#include <asm/io.h>
Peter Tyserae7a7d42009-06-30 17:15:40 -050013#include <asm/fsl_dma.h>
14
Peter Tyser6ac51282009-06-30 17:15:43 -050015/* Controller can only transfer 2^26 - 1 bytes at a time */
16#define FSL_DMA_MAX_SIZE (0x3ffffff)
17
Peter Tyser6f33a352009-06-30 17:15:51 -050018#if defined(CONFIG_MPC83xx)
19#define FSL_DMA_MR_DEFAULT (FSL_DMA_MR_CTM_DIRECT | FSL_DMA_MR_DMSEN)
20#else
21#define FSL_DMA_MR_DEFAULT (FSL_DMA_MR_BWC_DIS | FSL_DMA_MR_CTM_DIRECT)
22#endif
23
Peter Tyser6f33a352009-06-30 17:15:51 -050024#if defined(CONFIG_MPC83xx)
Tom Rinid5c3bf22022-10-28 20:27:12 -040025dma83xx_t *dma_base = (void *)(CFG_SYS_MPC83xx_DMA_ADDR);
Peter Tyser6f33a352009-06-30 17:15:51 -050026#elif defined(CONFIG_MPC85xx)
Tom Rinid5c3bf22022-10-28 20:27:12 -040027ccsr_dma_t *dma_base = (void *)(CFG_SYS_MPC85xx_DMA_ADDR);
Peter Tyserae7a7d42009-06-30 17:15:40 -050028#elif defined(CONFIG_MPC86xx)
Peter Tyser46f2b342009-06-30 17:15:42 -050029ccsr_dma_t *dma_base = (void *)(CONFIG_SYS_MPC86xx_DMA_ADDR);
Peter Tyserae7a7d42009-06-30 17:15:40 -050030#else
31#error "Freescale DMA engine not supported on your processor"
32#endif
33
34static void dma_sync(void)
35{
36#if defined(CONFIG_MPC85xx)
37 asm("sync; isync; msync");
38#elif defined(CONFIG_MPC86xx)
39 asm("sync; isync");
40#endif
41}
42
Peter Tyser6f33a352009-06-30 17:15:51 -050043static void out_dma32(volatile unsigned *addr, int val)
44{
45#if defined(CONFIG_MPC83xx)
46 out_le32(addr, val);
47#else
48 out_be32(addr, val);
49#endif
50}
51
52static uint in_dma32(volatile unsigned *addr)
53{
54#if defined(CONFIG_MPC83xx)
55 return in_le32(addr);
56#else
57 return in_be32(addr);
58#endif
59}
60
Peter Tyserae7a7d42009-06-30 17:15:40 -050061static uint dma_check(void) {
62 volatile fsl_dma_t *dma = &dma_base->dma[0];
Peter Tyser46f2b342009-06-30 17:15:42 -050063 uint status;
Peter Tyserae7a7d42009-06-30 17:15:40 -050064
65 /* While the channel is busy, spin */
Peter Tyser46f2b342009-06-30 17:15:42 -050066 do {
Peter Tyser6f33a352009-06-30 17:15:51 -050067 status = in_dma32(&dma->sr);
Peter Tyser46f2b342009-06-30 17:15:42 -050068 } while (status & FSL_DMA_SR_CB);
Peter Tyserae7a7d42009-06-30 17:15:40 -050069
70 /* clear MR[CS] channel start bit */
Peter Tyser6f33a352009-06-30 17:15:51 -050071 out_dma32(&dma->mr, in_dma32(&dma->mr) & ~FSL_DMA_MR_CS);
Peter Tyserae7a7d42009-06-30 17:15:40 -050072 dma_sync();
73
74 if (status != 0)
75 printf ("DMA Error: status = %x\n", status);
76
77 return status;
78}
79
Peter Tyser6f33a352009-06-30 17:15:51 -050080#if !defined(CONFIG_MPC83xx)
Peter Tyserae7a7d42009-06-30 17:15:40 -050081void dma_init(void) {
82 volatile fsl_dma_t *dma = &dma_base->dma[0];
83
Peter Tyser6f33a352009-06-30 17:15:51 -050084 out_dma32(&dma->satr, FSL_DMA_SATR_SREAD_SNOOP);
85 out_dma32(&dma->datr, FSL_DMA_DATR_DWRITE_SNOOP);
86 out_dma32(&dma->sr, 0xffffffff); /* clear any errors */
Peter Tyserae7a7d42009-06-30 17:15:40 -050087 dma_sync();
88}
Peter Tyser6f33a352009-06-30 17:15:51 -050089#endif
Peter Tyserae7a7d42009-06-30 17:15:40 -050090
Peter Tyser86ff89b2009-06-30 17:15:45 -050091int dmacpy(phys_addr_t dest, phys_addr_t src, phys_size_t count) {
Peter Tyserae7a7d42009-06-30 17:15:40 -050092 volatile fsl_dma_t *dma = &dma_base->dma[0];
Peter Tyser6ac51282009-06-30 17:15:43 -050093 uint xfer_size;
Peter Tyserae7a7d42009-06-30 17:15:40 -050094
Peter Tyser6ac51282009-06-30 17:15:43 -050095 while (count) {
Masahiro Yamadab62b39b2014-09-18 13:28:06 +090096 xfer_size = min(FSL_DMA_MAX_SIZE, count);
Peter Tyserae7a7d42009-06-30 17:15:40 -050097
York Sun32447362010-08-27 16:25:50 -050098 out_dma32(&dma->dar, (u32) (dest & 0xFFFFFFFF));
99 out_dma32(&dma->sar, (u32) (src & 0xFFFFFFFF));
Ira W. Snyder05e94442011-03-01 14:40:55 -0800100#if !defined(CONFIG_MPC83xx)
York Sun32447362010-08-27 16:25:50 -0500101 out_dma32(&dma->satr,
102 in_dma32(&dma->satr) | (u32)((u64)src >> 32));
103 out_dma32(&dma->datr,
104 in_dma32(&dma->datr) | (u32)((u64)dest >> 32));
Ira W. Snyder05e94442011-03-01 14:40:55 -0800105#endif
Peter Tyser6f33a352009-06-30 17:15:51 -0500106 out_dma32(&dma->bcr, xfer_size);
107 dma_sync();
Peter Tyserae7a7d42009-06-30 17:15:40 -0500108
Peter Tyser6f33a352009-06-30 17:15:51 -0500109 /* Prepare mode register */
110 out_dma32(&dma->mr, FSL_DMA_MR_DEFAULT);
Peter Tyser6ac51282009-06-30 17:15:43 -0500111 dma_sync();
112
113 /* Start the transfer */
Peter Tyser6f33a352009-06-30 17:15:51 -0500114 out_dma32(&dma->mr, FSL_DMA_MR_DEFAULT | FSL_DMA_MR_CS);
Peter Tyser6ac51282009-06-30 17:15:43 -0500115
116 count -= xfer_size;
117 src += xfer_size;
118 dest += xfer_size;
119
120 dma_sync();
121
122 if (dma_check())
123 return -1;
124 }
Peter Tyserae7a7d42009-06-30 17:15:40 -0500125
Peter Tyser6ac51282009-06-30 17:15:43 -0500126 return 0;
Peter Tyserae7a7d42009-06-30 17:15:40 -0500127}
Peter Tyser4e928b52009-06-30 17:15:48 -0500128
Peter Tyser6f33a352009-06-30 17:15:51 -0500129/*
130 * 85xx/86xx use dma to initialize SDRAM when !CONFIG_ECC_INIT_VIA_DDRCONTROLLER
Peter Tyser6f33a352009-06-30 17:15:51 -0500131 */
132#if ((!defined CONFIG_MPC83xx && defined(CONFIG_DDR_ECC) && \
Tom Riniddda5642021-08-21 13:50:12 -0400133 !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)))
Tom Rinid73175a2022-12-02 16:42:35 -0500134void dma_meminit(uint size)
Peter Tyser4e928b52009-06-30 17:15:48 -0500135{
136 uint *p = 0;
137 uint i = 0;
138
139 for (*p = 0; p < (uint *)(8 * 1024); p++) {
140 if (((uint)p & 0x1f) == 0)
141 ppcDcbz((ulong)p);
142
Tom Rinid73175a2022-12-02 16:42:35 -0500143 *p = (uint)0xDEADBEEF;
Peter Tyser4e928b52009-06-30 17:15:48 -0500144
145 if (((uint)p & 0x1c) == 0x1c)
146 ppcDcbf((ulong)p);
147 }
148
149 dmacpy(0x002000, 0, 0x002000); /* 8K */
150 dmacpy(0x004000, 0, 0x004000); /* 16K */
151 dmacpy(0x008000, 0, 0x008000); /* 32K */
152 dmacpy(0x010000, 0, 0x010000); /* 64K */
153 dmacpy(0x020000, 0, 0x020000); /* 128K */
154 dmacpy(0x040000, 0, 0x040000); /* 256K */
155 dmacpy(0x080000, 0, 0x080000); /* 512K */
156 dmacpy(0x100000, 0, 0x100000); /* 1M */
157 dmacpy(0x200000, 0, 0x200000); /* 2M */
158 dmacpy(0x400000, 0, 0x400000); /* 4M */
159
160 for (i = 1; i < size / 0x800000; i++)
161 dmacpy((0x800000 * i), 0, 0x800000);
162}
163#endif