blob: 6f769fb50b88f47c82dc7b9f026b385cf5ac2a97 [file] [log] [blame]
Dave Liue732e9c2006-11-03 12:11:15 -06001/*
2 * Copyright (C) 2005 Freescale Semiconductor, Inc.
3 *
4 * Author: Shlomi Gridish <gridish@freescale.com>
5 *
6 * Description: UCC ethernet driver -- PHY handling
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +01007 * Driver for UEC on QE
8 * Based on 8260_io/fcc_enet.c
Dave Liue732e9c2006-11-03 12:11:15 -06009 *
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010010 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
Dave Liue732e9c2006-11-03 12:11:15 -060012 * Free Software Foundation; either version 2 of the License, or (at your
13 * option) any later version.
14 *
15 */
16#ifndef __UEC_PHY_H__
17#define __UEC_PHY_H__
18
19#define MII_end ((u32)-2)
20#define MII_read ((u32)-1)
21
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010022#define MIIMIND_BUSY 0x00000001
23#define MIIMIND_NOTVALID 0x00000004
Dave Liue732e9c2006-11-03 12:11:15 -060024
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010025#define UGETH_AN_TIMEOUT 2000
Dave Liue732e9c2006-11-03 12:11:15 -060026
27/* 1000BT control (Marvell & BCM54xx at least) */
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010028#define MII_1000BASETCONTROL 0x09
Dave Liue732e9c2006-11-03 12:11:15 -060029#define MII_1000BASETCONTROL_FULLDUPLEXCAP 0x0200
30#define MII_1000BASETCONTROL_HALFDUPLEXCAP 0x0100
31
Anton Vorontsov951800b2008-03-24 20:46:24 +030032/* 1000BT status */
33#define MII_1000BASETSTATUS 0x0a
34#define LPA_1000FULL 0x0400
35#define LPA_1000HALF 0x0200
36
Dave Liue732e9c2006-11-03 12:11:15 -060037/* Cicada Extended Control Register 1 */
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010038#define MII_CIS8201_EXT_CON1 0x17
Dave Liue732e9c2006-11-03 12:11:15 -060039#define MII_CIS8201_EXTCON1_INIT 0x0000
40
41/* Cicada Interrupt Mask Register */
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010042#define MII_CIS8201_IMASK 0x19
43#define MII_CIS8201_IMASK_IEN 0x8000
44#define MII_CIS8201_IMASK_SPEED 0x4000
45#define MII_CIS8201_IMASK_LINK 0x2000
Dave Liue732e9c2006-11-03 12:11:15 -060046#define MII_CIS8201_IMASK_DUPLEX 0x1000
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010047#define MII_CIS8201_IMASK_MASK 0xf000
Dave Liue732e9c2006-11-03 12:11:15 -060048
49/* Cicada Interrupt Status Register */
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010050#define MII_CIS8201_ISTAT 0x1a
Dave Liue732e9c2006-11-03 12:11:15 -060051#define MII_CIS8201_ISTAT_STATUS 0x8000
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010052#define MII_CIS8201_ISTAT_SPEED 0x4000
53#define MII_CIS8201_ISTAT_LINK 0x2000
Dave Liue732e9c2006-11-03 12:11:15 -060054#define MII_CIS8201_ISTAT_DUPLEX 0x1000
55
56/* Cicada Auxiliary Control/Status Register */
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010057#define MII_CIS8201_AUX_CONSTAT 0x1c
Dave Liue732e9c2006-11-03 12:11:15 -060058#define MII_CIS8201_AUXCONSTAT_INIT 0x0004
59#define MII_CIS8201_AUXCONSTAT_DUPLEX 0x0020
60#define MII_CIS8201_AUXCONSTAT_SPEED 0x0018
61#define MII_CIS8201_AUXCONSTAT_GBIT 0x0010
62#define MII_CIS8201_AUXCONSTAT_100 0x0008
63
64/* 88E1011 PHY Status Register */
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010065#define MII_M1011_PHY_SPEC_STATUS 0x11
66#define MII_M1011_PHY_SPEC_STATUS_1000 0x8000
67#define MII_M1011_PHY_SPEC_STATUS_100 0x4000
68#define MII_M1011_PHY_SPEC_STATUS_SPD_MASK 0xc000
69#define MII_M1011_PHY_SPEC_STATUS_FULLDUPLEX 0x2000
70#define MII_M1011_PHY_SPEC_STATUS_RESOLVED 0x0800
71#define MII_M1011_PHY_SPEC_STATUS_LINK 0x0400
Dave Liue732e9c2006-11-03 12:11:15 -060072
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010073#define MII_M1011_IEVENT 0x13
74#define MII_M1011_IEVENT_CLEAR 0x0000
Dave Liue732e9c2006-11-03 12:11:15 -060075
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010076#define MII_M1011_IMASK 0x12
77#define MII_M1011_IMASK_INIT 0x6400
78#define MII_M1011_IMASK_CLEAR 0x0000
Dave Liue732e9c2006-11-03 12:11:15 -060079
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010080#define MII_DM9161_SCR 0x10
81#define MII_DM9161_SCR_INIT 0x0610
Dave Liue732e9c2006-11-03 12:11:15 -060082#define MII_DM9161_SCR_RMII_INIT 0x0710
83
84/* DM9161 Specified Configuration and Status Register */
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010085#define MII_DM9161_SCSR 0x11
86#define MII_DM9161_SCSR_100F 0x8000
87#define MII_DM9161_SCSR_100H 0x4000
88#define MII_DM9161_SCSR_10F 0x2000
89#define MII_DM9161_SCSR_10H 0x1000
Dave Liue732e9c2006-11-03 12:11:15 -060090
91/* DM9161 Interrupt Register */
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +010092#define MII_DM9161_INTR 0x15
93#define MII_DM9161_INTR_PEND 0x8000
94#define MII_DM9161_INTR_DPLX_MASK 0x0800
95#define MII_DM9161_INTR_SPD_MASK 0x0400
96#define MII_DM9161_INTR_LINK_MASK 0x0200
97#define MII_DM9161_INTR_MASK 0x0100
98#define MII_DM9161_INTR_DPLX_CHANGE 0x0010
99#define MII_DM9161_INTR_SPD_CHANGE 0x0008
100#define MII_DM9161_INTR_LINK_CHANGE 0x0004
101#define MII_DM9161_INTR_INIT 0x0000
102#define MII_DM9161_INTR_STOP \
Dave Liue732e9c2006-11-03 12:11:15 -0600103(MII_DM9161_INTR_DPLX_MASK | MII_DM9161_INTR_SPD_MASK \
104 | MII_DM9161_INTR_LINK_MASK | MII_DM9161_INTR_MASK)
105
106/* DM9161 10BT Configuration/Status */
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100107#define MII_DM9161_10BTCSR 0x12
108#define MII_DM9161_10BTCSR_INIT 0x7800
Dave Liue732e9c2006-11-03 12:11:15 -0600109
110#define MII_BASIC_FEATURES (SUPPORTED_10baseT_Half | \
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100111 SUPPORTED_10baseT_Full | \
112 SUPPORTED_100baseT_Half | \
113 SUPPORTED_100baseT_Full | \
114 SUPPORTED_Autoneg | \
115 SUPPORTED_TP | \
116 SUPPORTED_MII)
Dave Liue732e9c2006-11-03 12:11:15 -0600117
118#define MII_GBIT_FEATURES (MII_BASIC_FEATURES | \
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100119 SUPPORTED_1000baseT_Half | \
120 SUPPORTED_1000baseT_Full)
Dave Liue732e9c2006-11-03 12:11:15 -0600121
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100122#define MII_READ_COMMAND 0x00000001
Dave Liue732e9c2006-11-03 12:11:15 -0600123
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100124#define MII_INTERRUPT_DISABLED 0x0
125#define MII_INTERRUPT_ENABLED 0x1
Dave Liue732e9c2006-11-03 12:11:15 -0600126
127#define SPEED_10 10
128#define SPEED_100 100
129#define SPEED_1000 1000
130
131/* Duplex, half or full. */
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100132#define DUPLEX_HALF 0x00
133#define DUPLEX_FULL 0x01
Dave Liue732e9c2006-11-03 12:11:15 -0600134
135/* Indicates what features are supported by the interface. */
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100136#define SUPPORTED_10baseT_Half (1 << 0)
137#define SUPPORTED_10baseT_Full (1 << 1)
138#define SUPPORTED_100baseT_Half (1 << 2)
139#define SUPPORTED_100baseT_Full (1 << 3)
140#define SUPPORTED_1000baseT_Half (1 << 4)
141#define SUPPORTED_1000baseT_Full (1 << 5)
142#define SUPPORTED_Autoneg (1 << 6)
143#define SUPPORTED_TP (1 << 7)
144#define SUPPORTED_AUI (1 << 8)
145#define SUPPORTED_MII (1 << 9)
146#define SUPPORTED_FIBRE (1 << 10)
147#define SUPPORTED_BNC (1 << 11)
148#define SUPPORTED_10000baseT_Full (1 << 12)
Dave Liue732e9c2006-11-03 12:11:15 -0600149
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100150#define ADVERTISED_10baseT_Half (1 << 0)
151#define ADVERTISED_10baseT_Full (1 << 1)
152#define ADVERTISED_100baseT_Half (1 << 2)
153#define ADVERTISED_100baseT_Full (1 << 3)
154#define ADVERTISED_1000baseT_Half (1 << 4)
155#define ADVERTISED_1000baseT_Full (1 << 5)
156#define ADVERTISED_Autoneg (1 << 6)
157#define ADVERTISED_TP (1 << 7)
158#define ADVERTISED_AUI (1 << 8)
159#define ADVERTISED_MII (1 << 9)
160#define ADVERTISED_FIBRE (1 << 10)
161#define ADVERTISED_BNC (1 << 11)
162#define ADVERTISED_10000baseT_Full (1 << 12)
Dave Liue732e9c2006-11-03 12:11:15 -0600163
164/* Advertisement control register. */
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100165#define ADVERTISE_SLCT 0x001f /* Selector bits */
166#define ADVERTISE_CSMA 0x0001 /* Only selector supported */
167#define ADVERTISE_10HALF 0x0020 /* Try for 10mbps half-duplex */
168#define ADVERTISE_10FULL 0x0040 /* Try for 10mbps full-duplex */
169#define ADVERTISE_100HALF 0x0080 /* Try for 100mbps half-duplex */
170#define ADVERTISE_100FULL 0x0100 /* Try for 100mbps full-duplex */
171#define ADVERTISE_100BASE4 0x0200 /* Try for 100mbps 4k packets */
172#define ADVERTISE_RESV 0x1c00 /* Unused... */
173#define ADVERTISE_RFAULT 0x2000 /* Say we can detect faults */
174#define ADVERTISE_LPACK 0x4000 /* Ack link partners response */
175#define ADVERTISE_NPAGE 0x8000 /* Next page bit */
Dave Liue732e9c2006-11-03 12:11:15 -0600176
177#define ADVERTISE_FULL (ADVERTISE_100FULL | ADVERTISE_10FULL | \
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100178 ADVERTISE_CSMA)
Dave Liue732e9c2006-11-03 12:11:15 -0600179#define ADVERTISE_ALL (ADVERTISE_10HALF | ADVERTISE_10FULL | \
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100180 ADVERTISE_100HALF | ADVERTISE_100FULL)
Dave Liue732e9c2006-11-03 12:11:15 -0600181
182/* Taken from mii_if_info and sungem_phy.h */
183struct uec_mii_info {
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100184 /* Information about the PHY type */
185 /* And management functions */
186 struct phy_info *phyinfo;
Dave Liue732e9c2006-11-03 12:11:15 -0600187
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100188 struct eth_device *dev;
Dave Liue732e9c2006-11-03 12:11:15 -0600189
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100190 /* forced speed & duplex (no autoneg)
191 * partner speed & duplex & pause (autoneg)
192 */
193 int speed;
194 int duplex;
195 int pause;
Dave Liue732e9c2006-11-03 12:11:15 -0600196
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100197 /* The most recently read link state */
198 int link;
Dave Liue732e9c2006-11-03 12:11:15 -0600199
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100200 /* Enabled Interrupts */
201 u32 interrupts;
Dave Liue732e9c2006-11-03 12:11:15 -0600202
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100203 u32 advertising;
204 int autoneg;
205 int mii_id;
Dave Liue732e9c2006-11-03 12:11:15 -0600206
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100207 /* private data pointer */
208 /* For use by PHYs to maintain extra state */
209 void *priv;
Dave Liue732e9c2006-11-03 12:11:15 -0600210
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100211 /* Provided by ethernet driver */
212 int (*mdio_read) (struct eth_device * dev, int mii_id, int reg);
213 void (*mdio_write) (struct eth_device * dev, int mii_id, int reg,
214 int val);
Dave Liue732e9c2006-11-03 12:11:15 -0600215};
216
217/* struct phy_info: a structure which defines attributes for a PHY
218 *
219 * id will contain a number which represents the PHY. During
220 * startup, the driver will poll the PHY to find out what its
221 * UID--as defined by registers 2 and 3--is. The 32-bit result
222 * gotten from the PHY will be ANDed with phy_id_mask to
223 * discard any bits which may change based on revision numbers
224 * unimportant to functionality
225 *
226 * There are 6 commands which take a ugeth_mii_info structure.
227 * Each PHY must declare config_aneg, and read_status.
228 */
229struct phy_info {
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100230 u32 phy_id;
231 char *name;
232 unsigned int phy_id_mask;
233 u32 features;
Dave Liue732e9c2006-11-03 12:11:15 -0600234
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100235 /* Called to initialize the PHY */
236 int (*init) (struct uec_mii_info * mii_info);
Dave Liue732e9c2006-11-03 12:11:15 -0600237
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100238 /* Called to suspend the PHY for power */
239 int (*suspend) (struct uec_mii_info * mii_info);
Dave Liue732e9c2006-11-03 12:11:15 -0600240
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100241 /* Reconfigures autonegotiation (or disables it) */
242 int (*config_aneg) (struct uec_mii_info * mii_info);
Dave Liue732e9c2006-11-03 12:11:15 -0600243
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100244 /* Determines the negotiated speed and duplex */
245 int (*read_status) (struct uec_mii_info * mii_info);
Dave Liue732e9c2006-11-03 12:11:15 -0600246
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100247 /* Clears any pending interrupts */
248 int (*ack_interrupt) (struct uec_mii_info * mii_info);
Dave Liue732e9c2006-11-03 12:11:15 -0600249
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100250 /* Enables or disables interrupts */
251 int (*config_intr) (struct uec_mii_info * mii_info);
Dave Liue732e9c2006-11-03 12:11:15 -0600252
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100253 /* Clears up any memory if needed */
254 void (*close) (struct uec_mii_info * mii_info);
Dave Liue732e9c2006-11-03 12:11:15 -0600255};
256
Andy Flemingee0e9172007-08-14 00:14:25 -0500257struct phy_info *uec_get_phy_info (struct uec_mii_info *mii_info);
258void uec_write_phy_reg (struct eth_device *dev, int mii_id, int regnum,
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100259 int value);
Andy Flemingee0e9172007-08-14 00:14:25 -0500260int uec_read_phy_reg (struct eth_device *dev, int mii_id, int regnum);
Wolfgang Denk87b3d4b2006-11-30 18:02:20 +0100261void mii_clear_phy_interrupt (struct uec_mii_info *mii_info);
262void mii_configure_phy_interrupt (struct uec_mii_info *mii_info,
263 u32 interrupts);
Dave Liue732e9c2006-11-03 12:11:15 -0600264#endif /* __UEC_PHY_H__ */