blob: 0ea41a7e1ba2e971216abe50a7a1997cbed89e04 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenkc6097192002-11-03 00:24:07 +00002/*
3 * (C) Copyright 2001 Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4 * Andreas Heppel <aheppel@sysgo.de>
5 *
6 * (C) Copyright 2002
7 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
wdenkc6097192002-11-03 00:24:07 +00008 */
9
10#ifndef _PCI_H
11#define _PCI_H
12
Minghuan Lianc5bc6aa2015-07-10 11:35:08 +080013#define PCI_CFG_SPACE_SIZE 256
14#define PCI_CFG_SPACE_EXP_SIZE 4096
15
wdenkc6097192002-11-03 00:24:07 +000016/*
17 * Under PCI, each device has 256 bytes of configuration address space,
18 * of which the first 64 bytes are standardized as follows:
19 */
Bin Menga7366f02018-08-03 01:14:52 -070020#define PCI_STD_HEADER_SIZEOF 64
wdenkc6097192002-11-03 00:24:07 +000021#define PCI_VENDOR_ID 0x00 /* 16 bits */
22#define PCI_DEVICE_ID 0x02 /* 16 bits */
23#define PCI_COMMAND 0x04 /* 16 bits */
24#define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */
25#define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */
26#define PCI_COMMAND_MASTER 0x4 /* Enable bus mastering */
27#define PCI_COMMAND_SPECIAL 0x8 /* Enable response to special cycles */
28#define PCI_COMMAND_INVALIDATE 0x10 /* Use memory write and invalidate */
29#define PCI_COMMAND_VGA_PALETTE 0x20 /* Enable palette snooping */
30#define PCI_COMMAND_PARITY 0x40 /* Enable parity checking */
31#define PCI_COMMAND_WAIT 0x80 /* Enable address/data stepping */
32#define PCI_COMMAND_SERR 0x100 /* Enable SERR */
33#define PCI_COMMAND_FAST_BACK 0x200 /* Enable back-to-back writes */
34
35#define PCI_STATUS 0x06 /* 16 bits */
36#define PCI_STATUS_CAP_LIST 0x10 /* Support Capability List */
37#define PCI_STATUS_66MHZ 0x20 /* Support 66 Mhz PCI 2.1 bus */
38#define PCI_STATUS_UDF 0x40 /* Support User Definable Features [obsolete] */
39#define PCI_STATUS_FAST_BACK 0x80 /* Accept fast-back to back */
40#define PCI_STATUS_PARITY 0x100 /* Detected parity error */
41#define PCI_STATUS_DEVSEL_MASK 0x600 /* DEVSEL timing */
42#define PCI_STATUS_DEVSEL_FAST 0x000
43#define PCI_STATUS_DEVSEL_MEDIUM 0x200
44#define PCI_STATUS_DEVSEL_SLOW 0x400
45#define PCI_STATUS_SIG_TARGET_ABORT 0x800 /* Set on target abort */
46#define PCI_STATUS_REC_TARGET_ABORT 0x1000 /* Master ack of " */
47#define PCI_STATUS_REC_MASTER_ABORT 0x2000 /* Set on master abort */
48#define PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 /* Set when we drive SERR */
49#define PCI_STATUS_DETECTED_PARITY 0x8000 /* Set on parity error */
50
51#define PCI_CLASS_REVISION 0x08 /* High 24 bits are class, low 8
52 revision */
53#define PCI_REVISION_ID 0x08 /* Revision ID */
54#define PCI_CLASS_PROG 0x09 /* Reg. Level Programming Interface */
55#define PCI_CLASS_DEVICE 0x0a /* Device class */
56#define PCI_CLASS_CODE 0x0b /* Device class code */
Bill Richardsoneece4322012-10-20 11:44:34 +000057#define PCI_CLASS_CODE_TOO_OLD 0x00
58#define PCI_CLASS_CODE_STORAGE 0x01
59#define PCI_CLASS_CODE_NETWORK 0x02
60#define PCI_CLASS_CODE_DISPLAY 0x03
61#define PCI_CLASS_CODE_MULTIMEDIA 0x04
62#define PCI_CLASS_CODE_MEMORY 0x05
63#define PCI_CLASS_CODE_BRIDGE 0x06
64#define PCI_CLASS_CODE_COMM 0x07
65#define PCI_CLASS_CODE_PERIPHERAL 0x08
66#define PCI_CLASS_CODE_INPUT 0x09
67#define PCI_CLASS_CODE_DOCKING 0x0A
68#define PCI_CLASS_CODE_PROCESSOR 0x0B
69#define PCI_CLASS_CODE_SERIAL 0x0C
70#define PCI_CLASS_CODE_WIRELESS 0x0D
71#define PCI_CLASS_CODE_I2O 0x0E
72#define PCI_CLASS_CODE_SATELLITE 0x0F
73#define PCI_CLASS_CODE_CRYPTO 0x10
74#define PCI_CLASS_CODE_DATA 0x11
75/* Base Class 0x12 - 0xFE is reserved */
76#define PCI_CLASS_CODE_OTHER 0xFF
77
wdenkc6097192002-11-03 00:24:07 +000078#define PCI_CLASS_SUB_CODE 0x0a /* Device sub-class code */
Bill Richardsoneece4322012-10-20 11:44:34 +000079#define PCI_CLASS_SUB_CODE_TOO_OLD_NOTVGA 0x00
80#define PCI_CLASS_SUB_CODE_TOO_OLD_VGA 0x01
81#define PCI_CLASS_SUB_CODE_STORAGE_SCSI 0x00
82#define PCI_CLASS_SUB_CODE_STORAGE_IDE 0x01
83#define PCI_CLASS_SUB_CODE_STORAGE_FLOPPY 0x02
84#define PCI_CLASS_SUB_CODE_STORAGE_IPIBUS 0x03
85#define PCI_CLASS_SUB_CODE_STORAGE_RAID 0x04
86#define PCI_CLASS_SUB_CODE_STORAGE_ATA 0x05
87#define PCI_CLASS_SUB_CODE_STORAGE_SATA 0x06
88#define PCI_CLASS_SUB_CODE_STORAGE_SAS 0x07
89#define PCI_CLASS_SUB_CODE_STORAGE_OTHER 0x80
90#define PCI_CLASS_SUB_CODE_NETWORK_ETHERNET 0x00
91#define PCI_CLASS_SUB_CODE_NETWORK_TOKENRING 0x01
92#define PCI_CLASS_SUB_CODE_NETWORK_FDDI 0x02
93#define PCI_CLASS_SUB_CODE_NETWORK_ATM 0x03
94#define PCI_CLASS_SUB_CODE_NETWORK_ISDN 0x04
95#define PCI_CLASS_SUB_CODE_NETWORK_WORLDFIP 0x05
96#define PCI_CLASS_SUB_CODE_NETWORK_PICMG 0x06
97#define PCI_CLASS_SUB_CODE_NETWORK_OTHER 0x80
98#define PCI_CLASS_SUB_CODE_DISPLAY_VGA 0x00
99#define PCI_CLASS_SUB_CODE_DISPLAY_XGA 0x01
100#define PCI_CLASS_SUB_CODE_DISPLAY_3D 0x02
101#define PCI_CLASS_SUB_CODE_DISPLAY_OTHER 0x80
102#define PCI_CLASS_SUB_CODE_MULTIMEDIA_VIDEO 0x00
103#define PCI_CLASS_SUB_CODE_MULTIMEDIA_AUDIO 0x01
104#define PCI_CLASS_SUB_CODE_MULTIMEDIA_PHONE 0x02
105#define PCI_CLASS_SUB_CODE_MULTIMEDIA_OTHER 0x80
106#define PCI_CLASS_SUB_CODE_MEMORY_RAM 0x00
107#define PCI_CLASS_SUB_CODE_MEMORY_FLASH 0x01
108#define PCI_CLASS_SUB_CODE_MEMORY_OTHER 0x80
109#define PCI_CLASS_SUB_CODE_BRIDGE_HOST 0x00
110#define PCI_CLASS_SUB_CODE_BRIDGE_ISA 0x01
111#define PCI_CLASS_SUB_CODE_BRIDGE_EISA 0x02
112#define PCI_CLASS_SUB_CODE_BRIDGE_MCA 0x03
113#define PCI_CLASS_SUB_CODE_BRIDGE_PCI 0x04
114#define PCI_CLASS_SUB_CODE_BRIDGE_PCMCIA 0x05
115#define PCI_CLASS_SUB_CODE_BRIDGE_NUBUS 0x06
116#define PCI_CLASS_SUB_CODE_BRIDGE_CARDBUS 0x07
117#define PCI_CLASS_SUB_CODE_BRIDGE_RACEWAY 0x08
118#define PCI_CLASS_SUB_CODE_BRIDGE_SEMI_PCI 0x09
119#define PCI_CLASS_SUB_CODE_BRIDGE_INFINIBAND 0x0A
120#define PCI_CLASS_SUB_CODE_BRIDGE_OTHER 0x80
121#define PCI_CLASS_SUB_CODE_COMM_SERIAL 0x00
122#define PCI_CLASS_SUB_CODE_COMM_PARALLEL 0x01
123#define PCI_CLASS_SUB_CODE_COMM_MULTIPORT 0x02
124#define PCI_CLASS_SUB_CODE_COMM_MODEM 0x03
125#define PCI_CLASS_SUB_CODE_COMM_GPIB 0x04
126#define PCI_CLASS_SUB_CODE_COMM_SMARTCARD 0x05
127#define PCI_CLASS_SUB_CODE_COMM_OTHER 0x80
128#define PCI_CLASS_SUB_CODE_PERIPHERAL_PIC 0x00
129#define PCI_CLASS_SUB_CODE_PERIPHERAL_DMA 0x01
130#define PCI_CLASS_SUB_CODE_PERIPHERAL_TIMER 0x02
131#define PCI_CLASS_SUB_CODE_PERIPHERAL_RTC 0x03
132#define PCI_CLASS_SUB_CODE_PERIPHERAL_HOTPLUG 0x04
133#define PCI_CLASS_SUB_CODE_PERIPHERAL_SD 0x05
134#define PCI_CLASS_SUB_CODE_PERIPHERAL_OTHER 0x80
135#define PCI_CLASS_SUB_CODE_INPUT_KEYBOARD 0x00
136#define PCI_CLASS_SUB_CODE_INPUT_DIGITIZER 0x01
137#define PCI_CLASS_SUB_CODE_INPUT_MOUSE 0x02
138#define PCI_CLASS_SUB_CODE_INPUT_SCANNER 0x03
139#define PCI_CLASS_SUB_CODE_INPUT_GAMEPORT 0x04
140#define PCI_CLASS_SUB_CODE_INPUT_OTHER 0x80
141#define PCI_CLASS_SUB_CODE_DOCKING_GENERIC 0x00
142#define PCI_CLASS_SUB_CODE_DOCKING_OTHER 0x80
143#define PCI_CLASS_SUB_CODE_PROCESSOR_386 0x00
144#define PCI_CLASS_SUB_CODE_PROCESSOR_486 0x01
145#define PCI_CLASS_SUB_CODE_PROCESSOR_PENTIUM 0x02
146#define PCI_CLASS_SUB_CODE_PROCESSOR_ALPHA 0x10
147#define PCI_CLASS_SUB_CODE_PROCESSOR_POWERPC 0x20
148#define PCI_CLASS_SUB_CODE_PROCESSOR_MIPS 0x30
149#define PCI_CLASS_SUB_CODE_PROCESSOR_COPROC 0x40
150#define PCI_CLASS_SUB_CODE_SERIAL_1394 0x00
151#define PCI_CLASS_SUB_CODE_SERIAL_ACCESSBUS 0x01
152#define PCI_CLASS_SUB_CODE_SERIAL_SSA 0x02
153#define PCI_CLASS_SUB_CODE_SERIAL_USB 0x03
154#define PCI_CLASS_SUB_CODE_SERIAL_FIBRECHAN 0x04
155#define PCI_CLASS_SUB_CODE_SERIAL_SMBUS 0x05
156#define PCI_CLASS_SUB_CODE_SERIAL_INFINIBAND 0x06
157#define PCI_CLASS_SUB_CODE_SERIAL_IPMI 0x07
158#define PCI_CLASS_SUB_CODE_SERIAL_SERCOS 0x08
159#define PCI_CLASS_SUB_CODE_SERIAL_CANBUS 0x09
160#define PCI_CLASS_SUB_CODE_WIRELESS_IRDA 0x00
161#define PCI_CLASS_SUB_CODE_WIRELESS_IR 0x01
162#define PCI_CLASS_SUB_CODE_WIRELESS_RF 0x10
163#define PCI_CLASS_SUB_CODE_WIRELESS_BLUETOOTH 0x11
164#define PCI_CLASS_SUB_CODE_WIRELESS_BROADBAND 0x12
165#define PCI_CLASS_SUB_CODE_WIRELESS_80211A 0x20
166#define PCI_CLASS_SUB_CODE_WIRELESS_80211B 0x21
167#define PCI_CLASS_SUB_CODE_WIRELESS_OTHER 0x80
168#define PCI_CLASS_SUB_CODE_I2O_V1_0 0x00
169#define PCI_CLASS_SUB_CODE_SATELLITE_TV 0x01
170#define PCI_CLASS_SUB_CODE_SATELLITE_AUDIO 0x02
171#define PCI_CLASS_SUB_CODE_SATELLITE_VOICE 0x03
172#define PCI_CLASS_SUB_CODE_SATELLITE_DATA 0x04
173#define PCI_CLASS_SUB_CODE_CRYPTO_NETWORK 0x00
174#define PCI_CLASS_SUB_CODE_CRYPTO_ENTERTAINMENT 0x10
175#define PCI_CLASS_SUB_CODE_CRYPTO_OTHER 0x80
176#define PCI_CLASS_SUB_CODE_DATA_DPIO 0x00
177#define PCI_CLASS_SUB_CODE_DATA_PERFCNTR 0x01
178#define PCI_CLASS_SUB_CODE_DATA_COMMSYNC 0x10
179#define PCI_CLASS_SUB_CODE_DATA_MGMT 0x20
180#define PCI_CLASS_SUB_CODE_DATA_OTHER 0x80
wdenkc6097192002-11-03 00:24:07 +0000181
182#define PCI_CACHE_LINE_SIZE 0x0c /* 8 bits */
183#define PCI_LATENCY_TIMER 0x0d /* 8 bits */
184#define PCI_HEADER_TYPE 0x0e /* 8 bits */
185#define PCI_HEADER_TYPE_NORMAL 0
186#define PCI_HEADER_TYPE_BRIDGE 1
187#define PCI_HEADER_TYPE_CARDBUS 2
188
189#define PCI_BIST 0x0f /* 8 bits */
190#define PCI_BIST_CODE_MASK 0x0f /* Return result */
191#define PCI_BIST_START 0x40 /* 1 to start BIST, 2 secs or less */
192#define PCI_BIST_CAPABLE 0x80 /* 1 if BIST capable */
193
194/*
195 * Base addresses specify locations in memory or I/O space.
196 * Decoded size can be determined by writing a value of
197 * 0xffffffff to the register, and reading it back. Only
198 * 1 bits are decoded.
199 */
200#define PCI_BASE_ADDRESS_0 0x10 /* 32 bits */
201#define PCI_BASE_ADDRESS_1 0x14 /* 32 bits [htype 0,1 only] */
202#define PCI_BASE_ADDRESS_2 0x18 /* 32 bits [htype 0 only] */
203#define PCI_BASE_ADDRESS_3 0x1c /* 32 bits */
204#define PCI_BASE_ADDRESS_4 0x20 /* 32 bits */
205#define PCI_BASE_ADDRESS_5 0x24 /* 32 bits */
206#define PCI_BASE_ADDRESS_SPACE 0x01 /* 0 = memory, 1 = I/O */
207#define PCI_BASE_ADDRESS_SPACE_IO 0x01
208#define PCI_BASE_ADDRESS_SPACE_MEMORY 0x00
209#define PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06
210#define PCI_BASE_ADDRESS_MEM_TYPE_32 0x00 /* 32 bit address */
211#define PCI_BASE_ADDRESS_MEM_TYPE_1M 0x02 /* Below 1M [obsolete] */
212#define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04 /* 64 bit address */
213#define PCI_BASE_ADDRESS_MEM_PREFETCH 0x08 /* prefetchable? */
Kumar Galaad714f52008-10-21 08:36:08 -0500214#define PCI_BASE_ADDRESS_MEM_MASK (~0x0fULL)
215#define PCI_BASE_ADDRESS_IO_MASK (~0x03ULL)
wdenkc6097192002-11-03 00:24:07 +0000216/* bit 1 is reserved if address_space = 1 */
217
Simon Glass130d7ff2019-09-25 08:56:06 -0600218/* Convert a regsister address (e.g. PCI_BASE_ADDRESS_1) to a bar # (e.g. 1) */
219#define pci_offset_to_barnum(offset) \
220 (((offset) - PCI_BASE_ADDRESS_0) / sizeof(u32))
221
wdenkc6097192002-11-03 00:24:07 +0000222/* Header type 0 (normal devices) */
223#define PCI_CARDBUS_CIS 0x28
224#define PCI_SUBSYSTEM_VENDOR_ID 0x2c
225#define PCI_SUBSYSTEM_ID 0x2e
226#define PCI_ROM_ADDRESS 0x30 /* Bits 31..11 are address, 10..1 reserved */
227#define PCI_ROM_ADDRESS_ENABLE 0x01
Kumar Galaad714f52008-10-21 08:36:08 -0500228#define PCI_ROM_ADDRESS_MASK (~0x7ffULL)
wdenkc6097192002-11-03 00:24:07 +0000229
230#define PCI_CAPABILITY_LIST 0x34 /* Offset of first capability list entry */
231
232/* 0x35-0x3b are reserved */
233#define PCI_INTERRUPT_LINE 0x3c /* 8 bits */
234#define PCI_INTERRUPT_PIN 0x3d /* 8 bits */
235#define PCI_MIN_GNT 0x3e /* 8 bits */
236#define PCI_MAX_LAT 0x3f /* 8 bits */
237
Simon Glass84f57332015-07-27 15:47:17 -0600238#define PCI_INTERRUPT_LINE_DISABLE 0xff
239
wdenkc6097192002-11-03 00:24:07 +0000240/* Header type 1 (PCI-to-PCI bridges) */
241#define PCI_PRIMARY_BUS 0x18 /* Primary bus number */
242#define PCI_SECONDARY_BUS 0x19 /* Secondary bus number */
243#define PCI_SUBORDINATE_BUS 0x1a /* Highest bus number behind the bridge */
244#define PCI_SEC_LATENCY_TIMER 0x1b /* Latency timer for secondary interface */
245#define PCI_IO_BASE 0x1c /* I/O range behind the bridge */
246#define PCI_IO_LIMIT 0x1d
247#define PCI_IO_RANGE_TYPE_MASK 0x0f /* I/O bridging type */
248#define PCI_IO_RANGE_TYPE_16 0x00
249#define PCI_IO_RANGE_TYPE_32 0x01
250#define PCI_IO_RANGE_MASK ~0x0f
251#define PCI_SEC_STATUS 0x1e /* Secondary status register, only bit 14 used */
252#define PCI_MEMORY_BASE 0x20 /* Memory range behind */
253#define PCI_MEMORY_LIMIT 0x22
254#define PCI_MEMORY_RANGE_TYPE_MASK 0x0f
255#define PCI_MEMORY_RANGE_MASK ~0x0f
256#define PCI_PREF_MEMORY_BASE 0x24 /* Prefetchable memory range behind */
257#define PCI_PREF_MEMORY_LIMIT 0x26
258#define PCI_PREF_RANGE_TYPE_MASK 0x0f
259#define PCI_PREF_RANGE_TYPE_32 0x00
260#define PCI_PREF_RANGE_TYPE_64 0x01
261#define PCI_PREF_RANGE_MASK ~0x0f
262#define PCI_PREF_BASE_UPPER32 0x28 /* Upper half of prefetchable memory range */
263#define PCI_PREF_LIMIT_UPPER32 0x2c
264#define PCI_IO_BASE_UPPER16 0x30 /* Upper half of I/O addresses */
265#define PCI_IO_LIMIT_UPPER16 0x32
266/* 0x34 same as for htype 0 */
267/* 0x35-0x3b is reserved */
268#define PCI_ROM_ADDRESS1 0x38 /* Same as PCI_ROM_ADDRESS, but for htype 1 */
269/* 0x3c-0x3d are same as for htype 0 */
270#define PCI_BRIDGE_CONTROL 0x3e
271#define PCI_BRIDGE_CTL_PARITY 0x01 /* Enable parity detection on secondary interface */
272#define PCI_BRIDGE_CTL_SERR 0x02 /* The same for SERR forwarding */
273#define PCI_BRIDGE_CTL_NO_ISA 0x04 /* Disable bridging of ISA ports */
274#define PCI_BRIDGE_CTL_VGA 0x08 /* Forward VGA addresses */
275#define PCI_BRIDGE_CTL_MASTER_ABORT 0x20 /* Report master aborts */
276#define PCI_BRIDGE_CTL_BUS_RESET 0x40 /* Secondary bus reset */
277#define PCI_BRIDGE_CTL_FAST_BACK 0x80 /* Fast Back2Back enabled on secondary interface */
278
279/* Header type 2 (CardBus bridges) */
280#define PCI_CB_CAPABILITY_LIST 0x14
281/* 0x15 reserved */
282#define PCI_CB_SEC_STATUS 0x16 /* Secondary status */
283#define PCI_CB_PRIMARY_BUS 0x18 /* PCI bus number */
284#define PCI_CB_CARD_BUS 0x19 /* CardBus bus number */
285#define PCI_CB_SUBORDINATE_BUS 0x1a /* Subordinate bus number */
286#define PCI_CB_LATENCY_TIMER 0x1b /* CardBus latency timer */
287#define PCI_CB_MEMORY_BASE_0 0x1c
288#define PCI_CB_MEMORY_LIMIT_0 0x20
289#define PCI_CB_MEMORY_BASE_1 0x24
290#define PCI_CB_MEMORY_LIMIT_1 0x28
291#define PCI_CB_IO_BASE_0 0x2c
292#define PCI_CB_IO_BASE_0_HI 0x2e
293#define PCI_CB_IO_LIMIT_0 0x30
294#define PCI_CB_IO_LIMIT_0_HI 0x32
295#define PCI_CB_IO_BASE_1 0x34
296#define PCI_CB_IO_BASE_1_HI 0x36
297#define PCI_CB_IO_LIMIT_1 0x38
298#define PCI_CB_IO_LIMIT_1_HI 0x3a
299#define PCI_CB_IO_RANGE_MASK ~0x03
300/* 0x3c-0x3d are same as for htype 0 */
301#define PCI_CB_BRIDGE_CONTROL 0x3e
302#define PCI_CB_BRIDGE_CTL_PARITY 0x01 /* Similar to standard bridge control register */
303#define PCI_CB_BRIDGE_CTL_SERR 0x02
304#define PCI_CB_BRIDGE_CTL_ISA 0x04
305#define PCI_CB_BRIDGE_CTL_VGA 0x08
306#define PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20
307#define PCI_CB_BRIDGE_CTL_CB_RESET 0x40 /* CardBus reset */
308#define PCI_CB_BRIDGE_CTL_16BIT_INT 0x80 /* Enable interrupt for 16-bit cards */
309#define PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100 /* Prefetch enable for both memory regions */
310#define PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200
311#define PCI_CB_BRIDGE_CTL_POST_WRITES 0x400
312#define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40
313#define PCI_CB_SUBSYSTEM_ID 0x42
314#define PCI_CB_LEGACY_MODE_BASE 0x44 /* 16-bit PC Card legacy mode base address (ExCa) */
315/* 0x48-0x7f reserved */
316
317/* Capability lists */
318
319#define PCI_CAP_LIST_ID 0 /* Capability ID */
320#define PCI_CAP_ID_PM 0x01 /* Power Management */
321#define PCI_CAP_ID_AGP 0x02 /* Accelerated Graphics Port */
322#define PCI_CAP_ID_VPD 0x03 /* Vital Product Data */
323#define PCI_CAP_ID_SLOTID 0x04 /* Slot Identification */
324#define PCI_CAP_ID_MSI 0x05 /* Message Signalled Interrupts */
325#define PCI_CAP_ID_CHSWP 0x06 /* CompactPCI HotSwap */
Bin Meng16541e82018-08-03 01:14:51 -0700326#define PCI_CAP_ID_PCIX 0x07 /* PCI-X */
327#define PCI_CAP_ID_HT 0x08 /* HyperTransport */
328#define PCI_CAP_ID_VNDR 0x09 /* Vendor-Specific */
329#define PCI_CAP_ID_DBG 0x0A /* Debug port */
330#define PCI_CAP_ID_CCRC 0x0B /* CompactPCI Central Resource Control */
331#define PCI_CAP_ID_SHPC 0x0C /* PCI Standard Hot-Plug Controller */
332#define PCI_CAP_ID_SSVID 0x0D /* Bridge subsystem vendor/device ID */
333#define PCI_CAP_ID_AGP3 0x0E /* AGP Target PCI-PCI bridge */
334#define PCI_CAP_ID_SECDEV 0x0F /* Secure Device */
335#define PCI_CAP_ID_EXP 0x10 /* PCI Express */
336#define PCI_CAP_ID_MSIX 0x11 /* MSI-X */
337#define PCI_CAP_ID_SATA 0x12 /* SATA Data/Index Conf. */
338#define PCI_CAP_ID_AF 0x13 /* PCI Advanced Features */
339#define PCI_CAP_ID_EA 0x14 /* PCI Enhanced Allocation */
340#define PCI_CAP_ID_MAX PCI_CAP_ID_EA
wdenkc6097192002-11-03 00:24:07 +0000341#define PCI_CAP_LIST_NEXT 1 /* Next capability in the list */
342#define PCI_CAP_FLAGS 2 /* Capability defined flags (16 bits) */
343#define PCI_CAP_SIZEOF 4
344
345/* Power Management Registers */
346
347#define PCI_PM_CAP_VER_MASK 0x0007 /* Version */
348#define PCI_PM_CAP_PME_CLOCK 0x0008 /* PME clock required */
349#define PCI_PM_CAP_AUX_POWER 0x0010 /* Auxilliary power support */
350#define PCI_PM_CAP_DSI 0x0020 /* Device specific initialization */
351#define PCI_PM_CAP_D1 0x0200 /* D1 power state support */
352#define PCI_PM_CAP_D2 0x0400 /* D2 power state support */
353#define PCI_PM_CAP_PME 0x0800 /* PME pin supported */
354#define PCI_PM_CTRL 4 /* PM control and status register */
355#define PCI_PM_CTRL_STATE_MASK 0x0003 /* Current power state (D0 to D3) */
356#define PCI_PM_CTRL_PME_ENABLE 0x0100 /* PME pin enable */
357#define PCI_PM_CTRL_DATA_SEL_MASK 0x1e00 /* Data select (??) */
358#define PCI_PM_CTRL_DATA_SCALE_MASK 0x6000 /* Data scale (??) */
359#define PCI_PM_CTRL_PME_STATUS 0x8000 /* PME pin status */
360#define PCI_PM_PPB_EXTENSIONS 6 /* PPB support extensions (??) */
361#define PCI_PM_PPB_B2_B3 0x40 /* Stop clock when in D3hot (??) */
362#define PCI_PM_BPCC_ENABLE 0x80 /* Bus power/clock control enable (??) */
363#define PCI_PM_DATA_REGISTER 7 /* (??) */
364#define PCI_PM_SIZEOF 8
365
366/* AGP registers */
367
368#define PCI_AGP_VERSION 2 /* BCD version number */
369#define PCI_AGP_RFU 3 /* Rest of capability flags */
370#define PCI_AGP_STATUS 4 /* Status register */
371#define PCI_AGP_STATUS_RQ_MASK 0xff000000 /* Maximum number of requests - 1 */
372#define PCI_AGP_STATUS_SBA 0x0200 /* Sideband addressing supported */
373#define PCI_AGP_STATUS_64BIT 0x0020 /* 64-bit addressing supported */
374#define PCI_AGP_STATUS_FW 0x0010 /* FW transfers supported */
375#define PCI_AGP_STATUS_RATE4 0x0004 /* 4x transfer rate supported */
376#define PCI_AGP_STATUS_RATE2 0x0002 /* 2x transfer rate supported */
377#define PCI_AGP_STATUS_RATE1 0x0001 /* 1x transfer rate supported */
378#define PCI_AGP_COMMAND 8 /* Control register */
379#define PCI_AGP_COMMAND_RQ_MASK 0xff000000 /* Master: Maximum number of requests */
380#define PCI_AGP_COMMAND_SBA 0x0200 /* Sideband addressing enabled */
381#define PCI_AGP_COMMAND_AGP 0x0100 /* Allow processing of AGP transactions */
382#define PCI_AGP_COMMAND_64BIT 0x0020 /* Allow processing of 64-bit addresses */
383#define PCI_AGP_COMMAND_FW 0x0010 /* Force FW transfers */
384#define PCI_AGP_COMMAND_RATE4 0x0004 /* Use 4x rate */
385#define PCI_AGP_COMMAND_RATE2 0x0002 /* Use 4x rate */
386#define PCI_AGP_COMMAND_RATE1 0x0001 /* Use 4x rate */
387#define PCI_AGP_SIZEOF 12
388
Matthew McClintock3fc12c52006-06-28 10:44:49 -0500389/* PCI-X registers */
390
391#define PCI_X_CMD_DPERR_E 0x0001 /* Data Parity Error Recovery Enable */
392#define PCI_X_CMD_ERO 0x0002 /* Enable Relaxed Ordering */
393#define PCI_X_CMD_MAX_READ 0x0000 /* Max Memory Read Byte Count */
394#define PCI_X_CMD_MAX_SPLIT 0x0030 /* Max Outstanding Split Transactions */
395#define PCI_X_CMD_VERSION(x) (((x) >> 12) & 3) /* Version */
396
397
wdenkc6097192002-11-03 00:24:07 +0000398/* Slot Identification */
399
400#define PCI_SID_ESR 2 /* Expansion Slot Register */
401#define PCI_SID_ESR_NSLOTS 0x1f /* Number of expansion slots available */
402#define PCI_SID_ESR_FIC 0x20 /* First In Chassis Flag */
403#define PCI_SID_CHASSIS_NR 3 /* Chassis Number */
404
405/* Message Signalled Interrupts registers */
406
407#define PCI_MSI_FLAGS 2 /* Various flags */
408#define PCI_MSI_FLAGS_64BIT 0x80 /* 64-bit addresses allowed */
409#define PCI_MSI_FLAGS_QSIZE 0x70 /* Message queue size configured */
410#define PCI_MSI_FLAGS_QMASK 0x0e /* Maximum queue size available */
411#define PCI_MSI_FLAGS_ENABLE 0x01 /* MSI feature enabled */
Ramon Fried8a8e86f2019-04-06 05:12:01 +0300412#define PCI_MSI_FLAGS_MASKBIT 0x0100 /* Per-vector masking capable */
wdenkc6097192002-11-03 00:24:07 +0000413#define PCI_MSI_RFU 3 /* Rest of capability flags */
414#define PCI_MSI_ADDRESS_LO 4 /* Lower 32 bits */
415#define PCI_MSI_ADDRESS_HI 8 /* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */
416#define PCI_MSI_DATA_32 8 /* 16 bits of data for 32-bit devices */
417#define PCI_MSI_DATA_64 12 /* 16 bits of data for 64-bit devices */
418
419#define PCI_MAX_PCI_DEVICES 32
420#define PCI_MAX_PCI_FUNCTIONS 8
421
Zhao Qiang5d39f742013-10-12 13:46:33 +0800422#define PCI_FIND_CAP_TTL 0x48
423#define CAP_START_POS 0x40
424
Minghuan Lianc5bc6aa2015-07-10 11:35:08 +0800425/* Extended Capabilities (PCI-X 2.0 and Express) */
426#define PCI_EXT_CAP_ID(header) (header & 0x0000ffff)
427#define PCI_EXT_CAP_VER(header) ((header >> 16) & 0xf)
428#define PCI_EXT_CAP_NEXT(header) ((header >> 20) & 0xffc)
429
430#define PCI_EXT_CAP_ID_ERR 0x01 /* Advanced Error Reporting */
431#define PCI_EXT_CAP_ID_VC 0x02 /* Virtual Channel Capability */
432#define PCI_EXT_CAP_ID_DSN 0x03 /* Device Serial Number */
433#define PCI_EXT_CAP_ID_PWR 0x04 /* Power Budgeting */
434#define PCI_EXT_CAP_ID_RCLD 0x05 /* Root Complex Link Declaration */
435#define PCI_EXT_CAP_ID_RCILC 0x06 /* Root Complex Internal Link Control */
436#define PCI_EXT_CAP_ID_RCEC 0x07 /* Root Complex Event Collector */
437#define PCI_EXT_CAP_ID_MFVC 0x08 /* Multi-Function VC Capability */
438#define PCI_EXT_CAP_ID_VC9 0x09 /* same as _VC */
439#define PCI_EXT_CAP_ID_RCRB 0x0A /* Root Complex RB? */
440#define PCI_EXT_CAP_ID_VNDR 0x0B /* Vendor-Specific */
441#define PCI_EXT_CAP_ID_CAC 0x0C /* Config Access - obsolete */
442#define PCI_EXT_CAP_ID_ACS 0x0D /* Access Control Services */
443#define PCI_EXT_CAP_ID_ARI 0x0E /* Alternate Routing ID */
444#define PCI_EXT_CAP_ID_ATS 0x0F /* Address Translation Services */
445#define PCI_EXT_CAP_ID_SRIOV 0x10 /* Single Root I/O Virtualization */
446#define PCI_EXT_CAP_ID_MRIOV 0x11 /* Multi Root I/O Virtualization */
447#define PCI_EXT_CAP_ID_MCAST 0x12 /* Multicast */
448#define PCI_EXT_CAP_ID_PRI 0x13 /* Page Request Interface */
449#define PCI_EXT_CAP_ID_AMD_XXX 0x14 /* Reserved for AMD */
450#define PCI_EXT_CAP_ID_REBAR 0x15 /* Resizable BAR */
451#define PCI_EXT_CAP_ID_DPA 0x16 /* Dynamic Power Allocation */
452#define PCI_EXT_CAP_ID_TPH 0x17 /* TPH Requester */
453#define PCI_EXT_CAP_ID_LTR 0x18 /* Latency Tolerance Reporting */
454#define PCI_EXT_CAP_ID_SECPCI 0x19 /* Secondary PCIe Capability */
455#define PCI_EXT_CAP_ID_PMUX 0x1A /* Protocol Multiplexing */
456#define PCI_EXT_CAP_ID_PASID 0x1B /* Process Address Space ID */
Bin Meng16541e82018-08-03 01:14:51 -0700457#define PCI_EXT_CAP_ID_DPC 0x1D /* Downstream Port Containment */
458#define PCI_EXT_CAP_ID_L1SS 0x1E /* L1 PM Substates */
459#define PCI_EXT_CAP_ID_PTM 0x1F /* Precision Time Measurement */
460#define PCI_EXT_CAP_ID_MAX PCI_EXT_CAP_ID_PTM
Minghuan Lianc5bc6aa2015-07-10 11:35:08 +0800461
Alex Marginean1c934a62019-06-07 11:24:23 +0300462/* Enhanced Allocation Registers */
463#define PCI_EA_NUM_ENT 2 /* Number of Capability Entries */
464#define PCI_EA_NUM_ENT_MASK 0x3f /* Num Entries Mask */
465#define PCI_EA_FIRST_ENT 4 /* First EA Entry in List */
466#define PCI_EA_ES 0x00000007 /* Entry Size */
467#define PCI_EA_BEI 0x000000f0 /* BAR Equivalent Indicator */
Suneel Garapati5858ba82019-10-19 16:34:16 -0700468/* 9-14 map to VF BARs 0-5 respectively */
469#define PCI_EA_BEI_VF_BAR0 9
470#define PCI_EA_BEI_VF_BAR5 14
Alex Marginean1c934a62019-06-07 11:24:23 +0300471/* Base, MaxOffset registers */
472/* bit 0 is reserved */
473#define PCI_EA_IS_64 0x00000002 /* 64-bit field flag */
474#define PCI_EA_FIELD_MASK 0xfffffffc /* For Base & Max Offset */
475
Alex Marginean09467d32019-06-07 11:24:25 +0300476/* PCI Express capabilities */
Sylwester Nawrocki2d0ee242020-05-25 13:39:53 +0200477#define PCI_EXP_FLAGS 2 /* Capabilities register */
478#define PCI_EXP_FLAGS_TYPE 0x00f0 /* Device/Port type */
479#define PCI_EXP_TYPE_ROOT_PORT 0x4 /* Root Port */
Alex Marginean09467d32019-06-07 11:24:25 +0300480#define PCI_EXP_DEVCAP 4 /* Device capabilities */
Sylwester Nawrocki2d0ee242020-05-25 13:39:53 +0200481#define PCI_EXP_DEVCAP_FLR 0x10000000 /* Function Level Reset */
Alex Marginean09467d32019-06-07 11:24:25 +0300482#define PCI_EXP_DEVCTL 8 /* Device Control */
Sylwester Nawrocki2d0ee242020-05-25 13:39:53 +0200483#define PCI_EXP_DEVCTL_BCR_FLR 0x8000 /* Bridge Configuration Retry / FLR */
484#define PCI_EXP_LNKCAP 12 /* Link Capabilities */
Sylwester Nawrockidf1cb962020-05-25 13:39:57 +0200485#define PCI_EXP_LNKCAP_SLS 0x0000000f /* Supported Link Speeds */
486#define PCI_EXP_LNKCAP_MLW 0x000003f0 /* Maximum Link Width */
Sylwester Nawrocki2d0ee242020-05-25 13:39:53 +0200487#define PCI_EXP_LNKCAP_DLLLARC 0x00100000 /* Data Link Layer Link Active Reporting Capable */
488#define PCI_EXP_LNKSTA 18 /* Link Status */
Sylwester Nawrockidf1cb962020-05-25 13:39:57 +0200489#define PCI_EXP_LNKSTA_CLS 0x000f /* Current Link Speed */
490#define PCI_EXP_LNKSTA_CLS_2_5GB 0x0001 /* Current Link Speed 2.5GT/s */
491#define PCI_EXP_LNKSTA_CLS_5_0GB 0x0002 /* Current Link Speed 5.0GT/s */
492#define PCI_EXP_LNKSTA_CLS_8_0GB 0x0003 /* Current Link Speed 8.0GT/s */
493#define PCI_EXP_LNKSTA_NLW 0x03f0 /* Negotiated Link Width */
494#define PCI_EXP_LNKSTA_NLW_SHIFT 4 /* start of NLW mask in link status */
Sylwester Nawrocki2d0ee242020-05-25 13:39:53 +0200495#define PCI_EXP_LNKSTA_DLLLA 0x2000 /* Data Link Layer Link Active */
496#define PCI_EXP_SLTCAP 20 /* Slot Capabilities */
497#define PCI_EXP_SLTCAP_PSN 0xfff80000 /* Physical Slot Number */
Pali Rohár238fbab2021-09-26 00:54:44 +0200498#define PCI_EXP_RTCTL 28 /* Root Control */
499#define PCI_EXP_RTCTL_CRSSVE 0x0010 /* CRS Software Visibility Enable */
500#define PCI_EXP_RTCAP 30 /* Root Capabilities */
501#define PCI_EXP_RTCAP_CRSVIS 0x0001 /* CRS Software Visibility capability */
Laurentiu Tudor1333e902020-09-10 12:42:18 +0300502#define PCI_EXP_DEVCAP2 36 /* Device Capabilities 2 */
503#define PCI_EXP_DEVCAP2_ARI 0x00000020 /* ARI Forwarding Supported */
504#define PCI_EXP_DEVCTL2 40 /* Device Control 2 */
505#define PCI_EXP_DEVCTL2_ARI 0x0020 /* Alternative Routing-ID */
506
Sylwester Nawrockidf1cb962020-05-25 13:39:57 +0200507#define PCI_EXP_LNKCTL2 48 /* Link Control 2 */
Suneel Garapati13822f72019-10-19 16:07:20 -0700508/* Single Root I/O Virtualization Registers */
509#define PCI_SRIOV_CAP 0x04 /* SR-IOV Capabilities */
510#define PCI_SRIOV_CTRL 0x08 /* SR-IOV Control */
511#define PCI_SRIOV_CTRL_VFE 0x01 /* VF Enable */
512#define PCI_SRIOV_CTRL_MSE 0x08 /* VF Memory Space Enable */
Laurentiu Tudor1333e902020-09-10 12:42:18 +0300513#define PCI_SRIOV_CTRL_ARI 0x10 /* ARI Capable Hierarchy */
Suneel Garapati13822f72019-10-19 16:07:20 -0700514#define PCI_SRIOV_INITIAL_VF 0x0c /* Initial VFs */
515#define PCI_SRIOV_TOTAL_VF 0x0e /* Total VFs */
516#define PCI_SRIOV_NUM_VF 0x10 /* Number of VFs */
517#define PCI_SRIOV_VF_OFFSET 0x14 /* First VF Offset */
518#define PCI_SRIOV_VF_STRIDE 0x16 /* Following VF Stride */
519#define PCI_SRIOV_VF_DID 0x1a /* VF Device ID */
Alex Marginean09467d32019-06-07 11:24:25 +0300520
wdenkc6097192002-11-03 00:24:07 +0000521/* Include the ID list */
522
523#include <pci_ids.h>
524
Pali Rohár23769352021-11-03 01:01:05 +0100525/*
Pali Rohárcd5d0b32021-11-26 11:42:41 +0100526 * Config Address for PCI Configuration Mechanism #1
527 *
528 * See PCI Local Bus Specification, Revision 3.0,
529 * Section 3.2.2.3.2, Figure 3-2, p. 50.
530 */
531
532#define PCI_CONF1_BUS_SHIFT 16 /* Bus number */
533#define PCI_CONF1_DEV_SHIFT 11 /* Device number */
534#define PCI_CONF1_FUNC_SHIFT 8 /* Function number */
535
536#define PCI_CONF1_BUS_MASK 0xff
537#define PCI_CONF1_DEV_MASK 0x1f
538#define PCI_CONF1_FUNC_MASK 0x7
539#define PCI_CONF1_REG_MASK 0xfc /* Limit aligned offset to a maximum of 256B */
540
541#define PCI_CONF1_ENABLE BIT(31)
542#define PCI_CONF1_BUS(x) (((x) & PCI_CONF1_BUS_MASK) << PCI_CONF1_BUS_SHIFT)
543#define PCI_CONF1_DEV(x) (((x) & PCI_CONF1_DEV_MASK) << PCI_CONF1_DEV_SHIFT)
544#define PCI_CONF1_FUNC(x) (((x) & PCI_CONF1_FUNC_MASK) << PCI_CONF1_FUNC_SHIFT)
545#define PCI_CONF1_REG(x) ((x) & PCI_CONF1_REG_MASK)
546
547#define PCI_CONF1_ADDRESS(bus, dev, func, reg) \
548 (PCI_CONF1_ENABLE | \
549 PCI_CONF1_BUS(bus) | \
550 PCI_CONF1_DEV(dev) | \
551 PCI_CONF1_FUNC(func) | \
552 PCI_CONF1_REG(reg))
553
554/*
555 * Extension of PCI Config Address for accessing extended PCIe registers
556 *
557 * No standardized specification, but used on lot of non-ECAM-compliant ARM SoCs
558 * or on AMD Barcelona and new CPUs. Reserved bits [27:24] of PCI Config Address
559 * are used for specifying additional 4 high bits of PCI Express register.
560 */
561
562#define PCI_CONF1_EXT_REG_SHIFT 16
563#define PCI_CONF1_EXT_REG_MASK 0xf00
564#define PCI_CONF1_EXT_REG(x) (((x) & PCI_CONF1_EXT_REG_MASK) << PCI_CONF1_EXT_REG_SHIFT)
565
566#define PCI_CONF1_EXT_ADDRESS(bus, dev, func, reg) \
567 (PCI_CONF1_ADDRESS(bus, dev, func, reg) | \
568 PCI_CONF1_EXT_REG(reg))
569
570/*
Pali Rohár23769352021-11-03 01:01:05 +0100571 * Enhanced Configuration Access Mechanism (ECAM)
572 *
573 * See PCI Express Base Specification, Revision 5.0, Version 1.0,
574 * Section 7.2.2, Table 7-1, p. 677.
575 */
576#define PCIE_ECAM_BUS_SHIFT 20 /* Bus number */
577#define PCIE_ECAM_DEV_SHIFT 15 /* Device number */
578#define PCIE_ECAM_FUNC_SHIFT 12 /* Function number */
579
580#define PCIE_ECAM_BUS_MASK 0xff
581#define PCIE_ECAM_DEV_MASK 0x1f
582#define PCIE_ECAM_FUNC_MASK 0x7
583#define PCIE_ECAM_REG_MASK 0xfff /* Limit offset to a maximum of 4K */
584
585#define PCIE_ECAM_BUS(x) (((x) & PCIE_ECAM_BUS_MASK) << PCIE_ECAM_BUS_SHIFT)
586#define PCIE_ECAM_DEV(x) (((x) & PCIE_ECAM_DEV_MASK) << PCIE_ECAM_DEV_SHIFT)
587#define PCIE_ECAM_FUNC(x) (((x) & PCIE_ECAM_FUNC_MASK) << PCIE_ECAM_FUNC_SHIFT)
588#define PCIE_ECAM_REG(x) ((x) & PCIE_ECAM_REG_MASK)
589
590#define PCIE_ECAM_OFFSET(bus, dev, func, where) \
591 (PCIE_ECAM_BUS(bus) | \
592 PCIE_ECAM_DEV(dev) | \
593 PCIE_ECAM_FUNC(func) | \
594 PCIE_ECAM_REG(where))
595
Paul Burton162116e2013-11-08 11:18:47 +0000596#ifndef __ASSEMBLY__
597
Simon Glass0b591e02019-12-06 21:41:38 -0700598#include <dm/pci.h>
599
Kumar Galaad714f52008-10-21 08:36:08 -0500600#ifdef CONFIG_SYS_PCI_64BIT
601typedef u64 pci_addr_t;
602typedef u64 pci_size_t;
603#else
Heinrich Schuchardt149ccf32020-02-05 21:59:12 +0100604typedef unsigned long pci_addr_t;
605typedef unsigned long pci_size_t;
Kumar Galaad714f52008-10-21 08:36:08 -0500606#endif
607
wdenkc6097192002-11-03 00:24:07 +0000608struct pci_region {
Kumar Galaad714f52008-10-21 08:36:08 -0500609 pci_addr_t bus_start; /* Start on the bus */
610 phys_addr_t phys_start; /* Start in physical address space */
611 pci_size_t size; /* Size */
612 unsigned long flags; /* Resource flags */
wdenkc6097192002-11-03 00:24:07 +0000613
Kumar Galaad714f52008-10-21 08:36:08 -0500614 pci_addr_t bus_lower;
wdenkc6097192002-11-03 00:24:07 +0000615};
616
617#define PCI_REGION_MEM 0x00000000 /* PCI memory space */
618#define PCI_REGION_IO 0x00000001 /* PCI IO space */
619#define PCI_REGION_TYPE 0x00000001
Kumar Galae5ce4202006-01-11 13:24:15 -0600620#define PCI_REGION_PREFETCH 0x00000008 /* prefetchable PCI memory */
wdenkc6097192002-11-03 00:24:07 +0000621
Kumar Galaefa1f1d2009-02-06 09:49:31 -0600622#define PCI_REGION_SYS_MEMORY 0x00000100 /* System memory */
wdenkc6097192002-11-03 00:24:07 +0000623#define PCI_REGION_RO 0x00000200 /* Read-only memory */
624
Simon Glass64f11d02013-06-11 11:14:33 -0700625static inline void pci_set_region(struct pci_region *reg,
Kumar Galaad714f52008-10-21 08:36:08 -0500626 pci_addr_t bus_start,
Becky Bruce0a628572008-05-07 13:24:57 -0500627 phys_addr_t phys_start,
Kumar Galaad714f52008-10-21 08:36:08 -0500628 pci_size_t size,
wdenkc6097192002-11-03 00:24:07 +0000629 unsigned long flags) {
630 reg->bus_start = bus_start;
631 reg->phys_start = phys_start;
632 reg->size = size;
633 reg->flags = flags;
634}
635
636typedef int pci_dev_t;
637
Simon Glassb94dc892015-03-05 12:25:25 -0700638#define PCI_BUS(d) (((d) >> 16) & 0xff)
Stefan Roese97a8bbf2019-02-11 08:43:25 +0100639
640/*
641 * Please note the difference in DEVFN usage in U-Boot vs Linux. U-Boot
642 * uses DEVFN in bits 15-8 but Linux instead expects DEVFN in bits 7-0.
643 * Please see the Linux header include/uapi/linux/pci.h for more details.
644 * This is relevant for the following macros:
645 * PCI_DEV, PCI_FUNC, PCI_DEVFN
646 * The U-Boot macro PCI_DEV is equivalent to the Linux PCI_SLOT version with
Simon Glass951be472020-05-10 10:26:54 -0600647 * the remark from above (input is in bits 15-8 instead of 7-0.
Stefan Roese97a8bbf2019-02-11 08:43:25 +0100648 */
Simon Glassb94dc892015-03-05 12:25:25 -0700649#define PCI_DEV(d) (((d) >> 11) & 0x1f)
650#define PCI_FUNC(d) (((d) >> 8) & 0x7)
651#define PCI_DEVFN(d, f) ((d) << 11 | (f) << 8)
Stefan Roese97a8bbf2019-02-11 08:43:25 +0100652
Simon Glassb94dc892015-03-05 12:25:25 -0700653#define PCI_MASK_BUS(bdf) ((bdf) & 0xffff)
654#define PCI_ADD_BUS(bus, devfn) (((bus) << 16) | (devfn))
655#define PCI_BDF(b, d, f) ((b) << 16 | PCI_DEVFN(d, f))
Simon Glassb94dc892015-03-05 12:25:25 -0700656#define PCI_ANY_ID (~0)
wdenkc6097192002-11-03 00:24:07 +0000657
Simon Glassbaefa092020-04-08 08:32:59 -0600658/* Convert from Linux format to U-Boot format */
659#define PCI_TO_BDF(val) ((val) << 8)
660
wdenkc6097192002-11-03 00:24:07 +0000661struct pci_device_id {
Simon Glass318d71c2015-07-06 16:47:44 -0600662 unsigned int vendor, device; /* Vendor and device ID or PCI_ANY_ID */
663 unsigned int subvendor, subdevice; /* Subsystem ID's or PCI_ANY_ID */
664 unsigned int class, class_mask; /* (class,subclass,prog-if) triplet */
665 unsigned long driver_data; /* Data private to the driver */
wdenkc6097192002-11-03 00:24:07 +0000666};
667
668struct pci_controller;
669
670struct pci_config_table {
671 unsigned int vendor, device; /* Vendor and device ID or PCI_ANY_ID */
672 unsigned int class; /* Class ID, or PCI_ANY_ID */
673 unsigned int bus; /* Bus number, or PCI_ANY_ID */
674 unsigned int dev; /* Device number, or PCI_ANY_ID */
675 unsigned int func; /* Function number, or PCI_ANY_ID */
676
677 void (*config_device)(struct pci_controller* hose, pci_dev_t dev,
678 struct pci_config_table *);
679 unsigned long priv[3];
680};
681
Wolfgang Denk3d7f5e02006-03-12 16:54:11 +0100682extern void pci_cfgfunc_do_nothing(struct pci_controller* hose, pci_dev_t dev,
683 struct pci_config_table *);
wdenkc6097192002-11-03 00:24:07 +0000684extern void pci_cfgfunc_config_device(struct pci_controller* hose, pci_dev_t dev,
685 struct pci_config_table *);
686
Anton Vorontsov1a8206c2009-01-08 04:26:12 +0300687#define INDIRECT_TYPE_NO_PCIE_LINK 1
688
Simon Glass68e35a72019-12-06 21:41:37 -0700689/**
wdenkc6097192002-11-03 00:24:07 +0000690 * Structure of a PCI controller (host bridge)
Simon Glassc19e4422015-11-26 19:51:21 -0700691 *
692 * With driver model this is dev_get_uclass_priv(bus)
Simon Glass68e35a72019-12-06 21:41:37 -0700693 *
694 * @skip_auto_config_until_reloc: true to avoid auto-config until U-Boot has
695 * relocated. Normally if PCI is used before relocation, this happens
696 * before relocation also. Some platforms set up static configuration in
697 * TPL/SPL to reduce code size and boot time, since these phases only know
698 * about a small subset of PCI devices. This is normally false.
wdenkc6097192002-11-03 00:24:07 +0000699 */
700struct pci_controller {
Simon Glassb94dc892015-03-05 12:25:25 -0700701 struct udevice *bus;
702 struct udevice *ctlr;
Simon Glass68e35a72019-12-06 21:41:37 -0700703 bool skip_auto_config_until_reloc;
wdenkc6097192002-11-03 00:24:07 +0000704
705 int first_busno;
706 int last_busno;
707
708 volatile unsigned int *cfg_addr;
709 volatile unsigned char *cfg_data;
710
Anton Vorontsov1a8206c2009-01-08 04:26:12 +0300711 int indirect_type;
712
Simon Glassd82fbe92015-06-07 08:50:40 -0600713 /*
714 * TODO(sjg@chromium.org): With driver model we use struct
715 * pci_controller for both the controller and any bridge devices
716 * attached to it. But there is only one region list and it is in the
717 * top-level controller.
718 *
719 * This could be changed so that struct pci_controller is only used
720 * for PCI controllers and a separate UCLASS (or perhaps
721 * UCLASS_PCI_GENERIC) is used for bridges.
722 */
Stefan Roese950864f2020-07-23 16:34:10 +0200723 struct pci_region *regions;
wdenkc6097192002-11-03 00:24:07 +0000724 int region_count;
725
726 struct pci_config_table *config_table;
727
728 void (*fixup_irq)(struct pci_controller *, pci_dev_t);
wdenkc6097192002-11-03 00:24:07 +0000729
730 /* Used by auto config */
Kumar Galae5ce4202006-01-11 13:24:15 -0600731 struct pci_region *pci_mem, *pci_io, *pci_prefetch;
wdenkc6097192002-11-03 00:24:07 +0000732};
733
Simon Glass3dba83b2021-08-01 18:54:16 -0600734#if defined(CONFIG_DM_PCI_COMPAT)
Becky Bruce0a628572008-05-07 13:24:57 -0500735extern phys_addr_t pci_hose_bus_to_phys(struct pci_controller* hose,
Kumar Galaad714f52008-10-21 08:36:08 -0500736 pci_addr_t addr, unsigned long flags);
737extern pci_addr_t pci_hose_phys_to_bus(struct pci_controller* hose,
738 phys_addr_t addr, unsigned long flags);
wdenkc6097192002-11-03 00:24:07 +0000739
740#define pci_phys_to_bus(dev, addr, flags) \
741 pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags))
742#define pci_bus_to_phys(dev, addr, flags) \
743 pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags))
744
Becky Bruce0709bfc2009-02-03 18:10:50 -0600745#define pci_virt_to_bus(dev, addr, flags) \
746 pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), \
747 (virt_to_phys(addr)), (flags))
748#define pci_bus_to_virt(dev, addr, flags, len, map_flags) \
749 map_physmem(pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), \
750 (addr), (flags)), \
751 (len), (map_flags))
752
753#define pci_phys_to_mem(dev, addr) \
754 pci_phys_to_bus((dev), (addr), PCI_REGION_MEM)
755#define pci_mem_to_phys(dev, addr) \
756 pci_bus_to_phys((dev), (addr), PCI_REGION_MEM)
757#define pci_phys_to_io(dev, addr) pci_phys_to_bus((dev), (addr), PCI_REGION_IO)
758#define pci_io_to_phys(dev, addr) pci_bus_to_phys((dev), (addr), PCI_REGION_IO)
759
760#define pci_virt_to_mem(dev, addr) \
761 pci_virt_to_bus((dev), (addr), PCI_REGION_MEM)
762#define pci_mem_to_virt(dev, addr, len, map_flags) \
763 pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags))
764#define pci_virt_to_io(dev, addr) \
765 pci_virt_to_bus((dev), (addr), PCI_REGION_IO)
766#define pci_io_to_virt(dev, addr, len, map_flags) \
767 pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags))
wdenkc6097192002-11-03 00:24:07 +0000768
Simon Glassf2b223f2015-08-22 15:58:55 -0600769/* For driver model these are defined in macros in pci_compat.c */
wdenkc6097192002-11-03 00:24:07 +0000770extern int pci_hose_read_config_byte(struct pci_controller *hose,
771 pci_dev_t dev, int where, u8 *val);
772extern int pci_hose_read_config_word(struct pci_controller *hose,
773 pci_dev_t dev, int where, u16 *val);
774extern int pci_hose_read_config_dword(struct pci_controller *hose,
775 pci_dev_t dev, int where, u32 *val);
776extern int pci_hose_write_config_byte(struct pci_controller *hose,
777 pci_dev_t dev, int where, u8 val);
778extern int pci_hose_write_config_word(struct pci_controller *hose,
779 pci_dev_t dev, int where, u16 val);
780extern int pci_hose_write_config_dword(struct pci_controller *hose,
781 pci_dev_t dev, int where, u32 val);
Simon Glasseca7b0d2015-11-26 19:51:30 -0700782#endif
wdenkc6097192002-11-03 00:24:07 +0000783
Simon Glasseca7b0d2015-11-26 19:51:30 -0700784void pciauto_region_init(struct pci_region *res);
785void pciauto_region_align(struct pci_region *res, pci_size_t size);
786void pciauto_config_init(struct pci_controller *hose);
Tuomas Tynkkynenffa21e92018-05-14 23:50:05 +0300787
788/**
789 * pciauto_region_allocate() - Allocate resources from a PCI resource region
790 *
791 * Allocates @size bytes from the PCI resource @res. If @supports_64bit is
792 * false, the result will be guaranteed to fit in 32 bits.
793 *
794 * @res: PCI region to allocate from
795 * @size: Amount of bytes to allocate
796 * @bar: Returns the PCI bus address of the allocated resource
797 * @supports_64bit: Whether to allow allocations above the 32-bit boundary
798 * @return 0 if successful, -1 on failure
799 */
Simon Glasseca7b0d2015-11-26 19:51:30 -0700800int pciauto_region_allocate(struct pci_region *res, pci_size_t size,
Tuomas Tynkkynenf20b7182018-05-14 19:38:13 +0300801 pci_addr_t *bar, bool supports_64bit);
Vladimir Oltean6942c882021-09-17 15:11:20 +0300802int pci_skip_dev(struct pci_controller *hose, pci_dev_t dev);
Simon Glasseca7b0d2015-11-26 19:51:30 -0700803
Simon Glass3dba83b2021-08-01 18:54:16 -0600804#if defined(CONFIG_DM_PCI_COMPAT)
wdenkc6097192002-11-03 00:24:07 +0000805extern int pci_hose_read_config_byte_via_dword(struct pci_controller *hose,
806 pci_dev_t dev, int where, u8 *val);
807extern int pci_hose_read_config_word_via_dword(struct pci_controller *hose,
808 pci_dev_t dev, int where, u16 *val);
809extern int pci_hose_write_config_byte_via_dword(struct pci_controller *hose,
810 pci_dev_t dev, int where, u8 val);
811extern int pci_hose_write_config_word_via_dword(struct pci_controller *hose,
812 pci_dev_t dev, int where, u16 val);
813
Becky Bruce0709bfc2009-02-03 18:10:50 -0600814extern void *pci_map_bar(pci_dev_t pdev, int bar, int flags);
wdenkc6097192002-11-03 00:24:07 +0000815extern void pci_register_hose(struct pci_controller* hose);
816extern struct pci_controller* pci_bus_to_hose(int bus);
Kumar Galadb943ed2010-12-17 05:57:25 -0600817extern struct pci_controller *find_hose_by_cfg_addr(void *cfg_addr);
Stuart Yoderf9503052016-03-10 10:52:18 -0600818extern struct pci_controller *pci_get_hose_head(void);
wdenkc6097192002-11-03 00:24:07 +0000819
820extern int pci_hose_scan(struct pci_controller *hose);
821extern int pci_hose_scan_bus(struct pci_controller *hose, int bus);
822
wdenkc6097192002-11-03 00:24:07 +0000823extern void pciauto_setup_device(struct pci_controller *hose,
824 pci_dev_t dev, int bars_num,
825 struct pci_region *mem,
Kumar Galae5ce4202006-01-11 13:24:15 -0600826 struct pci_region *prefetch,
wdenkc6097192002-11-03 00:24:07 +0000827 struct pci_region *io);
Linus Walleij00532722012-03-25 12:13:15 +0000828extern void pciauto_prescan_setup_bridge(struct pci_controller *hose,
829 pci_dev_t dev, int sub_bus);
830extern void pciauto_postscan_setup_bridge(struct pci_controller *hose,
831 pci_dev_t dev, int sub_bus);
Linus Walleij00532722012-03-25 12:13:15 +0000832extern int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev);
wdenkc6097192002-11-03 00:24:07 +0000833
834extern pci_dev_t pci_find_device (unsigned int vendor, unsigned int device, int index);
835extern pci_dev_t pci_find_devices (struct pci_device_id *ids, int index);
Simon Glass62034ff2015-01-27 22:13:27 -0700836pci_dev_t pci_find_class(unsigned int find_class, int index);
wdenkc6097192002-11-03 00:24:07 +0000837
Zhao Qiang5d39f742013-10-12 13:46:33 +0800838extern int pci_hose_find_capability(struct pci_controller *hose, pci_dev_t dev,
839 int cap);
840extern int pci_hose_find_cap_start(struct pci_controller *hose, pci_dev_t dev,
841 u8 hdr_type);
842extern int pci_find_cap(struct pci_controller *hose, pci_dev_t dev, int pos,
843 int cap);
844
Minghuan Lianc5bc6aa2015-07-10 11:35:08 +0800845int pci_find_next_ext_capability(struct pci_controller *hose,
846 pci_dev_t dev, int start, int cap);
847int pci_hose_find_ext_capability(struct pci_controller *hose,
848 pci_dev_t dev, int cap);
849
Simon Glass3dba83b2021-08-01 18:54:16 -0600850#endif /* defined(CONFIG_DM_PCI_COMPAT) */
Tim Harvey231c0762014-08-07 22:49:56 -0700851
Peter Tyser22ccb7f2010-10-29 17:59:27 -0500852const char * pci_class_str(u8 class);
Anton Vorontsov597b8c42009-02-19 18:20:41 +0300853int pci_last_busno(void);
854
Jon Loeligerc934adb2006-10-19 11:33:52 -0500855#ifdef CONFIG_MPC85xx
856extern void pci_mpc85xx_init (struct pci_controller *hose);
857#endif
Paul Burton162116e2013-11-08 11:18:47 +0000858
Simon Glass6ac5af42014-11-14 18:18:30 -0700859/**
860 * pci_write_bar32() - Write the address of a BAR including control bits
861 *
Simon Glasse2b6b562016-01-18 20:19:15 -0700862 * This writes a raw address (with control bits) to a bar. This can be used
863 * with devices which require hard-coded addresses, not part of the normal
864 * PCI enumeration process.
Simon Glass6ac5af42014-11-14 18:18:30 -0700865 *
Simon Glass55b6a272021-08-01 18:54:17 -0600866 * This is only available if CONFIG_DM_PCI_COMPAT is enabled
867 *
Simon Glass6ac5af42014-11-14 18:18:30 -0700868 * @hose: PCI hose to use
869 * @dev: PCI device to update
870 * @barnum: BAR number (0-5)
871 * @addr: BAR address with control bits
872 */
873void pci_write_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum,
Simon Glasse2b6b562016-01-18 20:19:15 -0700874 u32 addr);
Simon Glass6ac5af42014-11-14 18:18:30 -0700875
876/**
877 * pci_read_bar32() - read the address of a bar
878 *
Simon Glass55b6a272021-08-01 18:54:17 -0600879 * This is only available if CONFIG_DM_PCI_COMPAT is enabled
880 *
Simon Glass6ac5af42014-11-14 18:18:30 -0700881 * @hose: PCI hose to use
882 * @dev: PCI device to inspect
883 * @barnum: BAR number (0-5)
884 * @return address of the bar, masking out any control bits
885 * */
886u32 pci_read_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum);
887
Simon Glass1c1695b2015-01-14 21:37:04 -0700888/**
Simon Glass75532d82015-03-05 12:25:24 -0700889 * pci_hose_find_devices() - Find devices by vendor/device ID
890 *
Simon Glass55b6a272021-08-01 18:54:17 -0600891 * This is only available if CONFIG_DM_PCI_COMPAT is enabled
892 *
Simon Glass75532d82015-03-05 12:25:24 -0700893 * @hose: PCI hose to search
894 * @busnum: Bus number to search
895 * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record
896 * @indexp: Pointer to device index to find. To find the first matching
897 * device, pass 0; to find the second, pass 1, etc. This
898 * parameter is decremented for each non-matching device so
899 * can be called repeatedly.
900 */
901pci_dev_t pci_hose_find_devices(struct pci_controller *hose, int busnum,
902 struct pci_device_id *ids, int *indexp);
903
Simon Glassb94dc892015-03-05 12:25:25 -0700904/* Access sizes for PCI reads and writes */
905enum pci_size_t {
906 PCI_SIZE_8,
907 PCI_SIZE_16,
908 PCI_SIZE_32,
909};
910
911struct udevice;
912
Simon Glassb94dc892015-03-05 12:25:25 -0700913/**
Simon Glassb75b15b2020-12-03 16:55:23 -0700914 * struct pci_child_plat - information stored about each PCI device
Simon Glassb94dc892015-03-05 12:25:25 -0700915 *
916 * Every device on a PCI bus has this per-child data.
917 *
Simon Glass71fa5b42020-12-03 16:55:18 -0700918 * It can be accessed using dev_get_parent_plat(dev) if dev->parent is a
Simon Glassb94dc892015-03-05 12:25:25 -0700919 * PCI bus (i.e. UCLASS_PCI)
920 *
921 * @devfn: Encoded device and function index - see PCI_DEVFN()
922 * @vendor: PCI vendor ID (see pci_ids.h)
923 * @device: PCI device ID (see pci_ids.h)
924 * @class: PCI class, 3 bytes: (base, sub, prog-if)
Suneel Garapati13822f72019-10-19 16:07:20 -0700925 * @is_virtfn: True for Virtual Function device
926 * @pfdev: Handle to Physical Function device
927 * @virtid: Virtual Function Index
Simon Glassb94dc892015-03-05 12:25:25 -0700928 */
Simon Glassb75b15b2020-12-03 16:55:23 -0700929struct pci_child_plat {
Simon Glassb94dc892015-03-05 12:25:25 -0700930 int devfn;
931 unsigned short vendor;
932 unsigned short device;
933 unsigned int class;
Suneel Garapati13822f72019-10-19 16:07:20 -0700934
935 /* Variables for CONFIG_PCI_SRIOV */
936 bool is_virtfn;
937 struct udevice *pfdev;
938 int virtid;
Simon Glassb94dc892015-03-05 12:25:25 -0700939};
940
941/* PCI bus operations */
942struct dm_pci_ops {
943 /**
944 * read_config() - Read a PCI configuration value
945 *
946 * PCI buses must support reading and writing configuration values
947 * so that the bus can be scanned and its devices configured.
948 *
Simon Glass75e534b2020-12-16 21:20:07 -0700949 * Normally PCI_BUS(@bdf) is the same as @dev_seq(bus), but not always.
Simon Glassb94dc892015-03-05 12:25:25 -0700950 * If bridges exist it is possible to use the top-level bus to
951 * access a sub-bus. In that case @bus will be the top-level bus
952 * and PCI_BUS(bdf) will be a different (higher) value
953 *
954 * @bus: Bus to read from
955 * @bdf: Bus, device and function to read
956 * @offset: Byte offset within the device's configuration space
957 * @valuep: Place to put the returned value
958 * @size: Access size
959 * @return 0 if OK, -ve on error
960 */
Simon Glass2a311e82020-01-27 08:49:37 -0700961 int (*read_config)(const struct udevice *bus, pci_dev_t bdf,
962 uint offset, ulong *valuep, enum pci_size_t size);
Simon Glassb94dc892015-03-05 12:25:25 -0700963 /**
964 * write_config() - Write a PCI configuration value
965 *
966 * @bus: Bus to write to
967 * @bdf: Bus, device and function to write
968 * @offset: Byte offset within the device's configuration space
969 * @value: Value to write
970 * @size: Access size
971 * @return 0 if OK, -ve on error
972 */
973 int (*write_config)(struct udevice *bus, pci_dev_t bdf, uint offset,
974 ulong value, enum pci_size_t size);
975};
976
977/* Get access to a PCI bus' operations */
978#define pci_get_ops(dev) ((struct dm_pci_ops *)(dev)->driver->ops)
979
980/**
Simon Glasseaa14892015-11-29 13:17:47 -0700981 * dm_pci_get_bdf() - Get the BDF value for a device
Simon Glassc9118d42015-07-06 16:47:46 -0600982 *
983 * @dev: Device to check
984 * @return bus/device/function value (see PCI_BDF())
985 */
Simon Glassc92aac12020-01-27 08:49:38 -0700986pci_dev_t dm_pci_get_bdf(const struct udevice *dev);
Simon Glassc9118d42015-07-06 16:47:46 -0600987
988/**
Simon Glassb94dc892015-03-05 12:25:25 -0700989 * pci_bind_bus_devices() - scan a PCI bus and bind devices
990 *
991 * Scan a PCI bus looking for devices. Bind each one that is found. If
992 * devices are already bound that match the scanned devices, just update the
993 * child data so that the device can be used correctly (this happens when
994 * the device tree describes devices we expect to see on the bus).
995 *
996 * Devices that are bound in this way will use a generic PCI driver which
997 * does nothing. The device can still be accessed but will not provide any
998 * driver interface.
999 *
1000 * @bus: Bus containing devices to bind
1001 * @return 0 if OK, -ve on error
1002 */
1003int pci_bind_bus_devices(struct udevice *bus);
1004
1005/**
1006 * pci_auto_config_devices() - configure bus devices ready for use
1007 *
1008 * This works through all devices on a bus by scanning the driver model
1009 * data structures (normally these have been set up by pci_bind_bus_devices()
1010 * earlier).
1011 *
1012 * Space is allocated for each PCI base address register (BAR) so that the
1013 * devices are mapped into memory and I/O space ready for use.
1014 *
1015 * @bus: Bus containing devices to bind
1016 * @return 0 if OK, -ve on error
1017 */
1018int pci_auto_config_devices(struct udevice *bus);
1019
1020/**
Simon Glass84283d52015-11-29 13:17:48 -07001021 * dm_pci_bus_find_bdf() - Find a device given its PCI bus address
Simon Glassb94dc892015-03-05 12:25:25 -07001022 *
1023 * @bdf: PCI device address: bus, device and function -see PCI_BDF()
1024 * @devp: Returns the device for this address, if found
1025 * @return 0 if OK, -ENODEV if not found
1026 */
Simon Glass84283d52015-11-29 13:17:48 -07001027int dm_pci_bus_find_bdf(pci_dev_t bdf, struct udevice **devp);
Simon Glassb94dc892015-03-05 12:25:25 -07001028
1029/**
1030 * pci_bus_find_devfn() - Find a device on a bus
1031 *
1032 * @find_devfn: PCI device address (device and function only)
1033 * @devp: Returns the device for this address, if found
1034 * @return 0 if OK, -ENODEV if not found
1035 */
Simon Glass2a311e82020-01-27 08:49:37 -07001036int pci_bus_find_devfn(const struct udevice *bus, pci_dev_t find_devfn,
Simon Glassb94dc892015-03-05 12:25:25 -07001037 struct udevice **devp);
1038
1039/**
Simon Glass04c8b6a2015-08-10 07:05:04 -06001040 * pci_find_first_device() - return the first available PCI device
1041 *
1042 * This function and pci_find_first_device() allow iteration through all
1043 * available PCI devices on all buses. Assuming there are any, this will
1044 * return the first one.
1045 *
1046 * @devp: Set to the first available device, or NULL if no more are left
1047 * or we got an error
1048 * @return 0 if all is OK, -ve on error (e.g. a bus/bridge failed to probe)
1049 */
1050int pci_find_first_device(struct udevice **devp);
1051
1052/**
1053 * pci_find_next_device() - return the next available PCI device
1054 *
1055 * Finds the next available PCI device after the one supplied, or sets @devp
1056 * to NULL if there are no more.
1057 *
1058 * @devp: On entry, the last device returned. Set to the next available
1059 * device, or NULL if no more are left or we got an error
1060 * @return 0 if all is OK, -ve on error (e.g. a bus/bridge failed to probe)
1061 */
1062int pci_find_next_device(struct udevice **devp);
1063
1064/**
Simon Glassb94dc892015-03-05 12:25:25 -07001065 * pci_get_ff() - Returns a mask for the given access size
1066 *
1067 * @size: Access size
1068 * @return 0xff for PCI_SIZE_8, 0xffff for PCI_SIZE_16, 0xffffffff for
1069 * PCI_SIZE_32
1070 */
1071int pci_get_ff(enum pci_size_t size);
1072
1073/**
1074 * pci_bus_find_devices () - Find devices on a bus
1075 *
1076 * @bus: Bus to search
1077 * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record
1078 * @indexp: Pointer to device index to find. To find the first matching
1079 * device, pass 0; to find the second, pass 1, etc. This
1080 * parameter is decremented for each non-matching device so
1081 * can be called repeatedly.
1082 * @devp: Returns matching device if found
1083 * @return 0 if found, -ENODEV if not
1084 */
Simon Glass3f7dc6e2021-06-27 17:50:56 -06001085int pci_bus_find_devices(struct udevice *bus, const struct pci_device_id *ids,
Simon Glassb94dc892015-03-05 12:25:25 -07001086 int *indexp, struct udevice **devp);
1087
1088/**
1089 * pci_find_device_id() - Find a device on any bus
1090 *
1091 * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record
1092 * @index: Index number of device to find, 0 for the first match, 1 for
1093 * the second, etc.
1094 * @devp: Returns matching device if found
1095 * @return 0 if found, -ENODEV if not
1096 */
Simon Glass3f7dc6e2021-06-27 17:50:56 -06001097int pci_find_device_id(const struct pci_device_id *ids, int index,
Simon Glassb94dc892015-03-05 12:25:25 -07001098 struct udevice **devp);
1099
1100/**
1101 * dm_pci_hose_probe_bus() - probe a subordinate bus, scanning it for devices
1102 *
1103 * This probes the given bus which causes it to be scanned for devices. The
1104 * devices will be bound but not probed.
1105 *
1106 * @hose specifies the PCI hose that will be used for the scan. This is
1107 * always a top-level bus with uclass UCLASS_PCI. The bus to scan is
1108 * in @bdf, and is a subordinate bus reachable from @hose.
1109 *
1110 * @hose: PCI hose to scan
1111 * @bdf: PCI bus address to scan (PCI_BUS(bdf) is the bus number)
1112 * @return 0 if OK, -ve on error
1113 */
Simon Glass37a3f94b2015-11-29 13:17:49 -07001114int dm_pci_hose_probe_bus(struct udevice *bus);
Simon Glassb94dc892015-03-05 12:25:25 -07001115
1116/**
1117 * pci_bus_read_config() - Read a configuration value from a device
1118 *
1119 * TODO(sjg@chromium.org): We should be able to pass just a device and have
1120 * it do the right thing. It would be good to have that function also.
1121 *
1122 * @bus: Bus to read from
1123 * @bdf: PCI device address: bus, device and function -see PCI_BDF()
Simon Glass0d0f8312016-03-06 19:27:53 -07001124 * @offset: Register offset to read
Simon Glassb94dc892015-03-05 12:25:25 -07001125 * @valuep: Place to put the returned value
1126 * @size: Access size
1127 * @return 0 if OK, -ve on error
1128 */
Simon Glassc92aac12020-01-27 08:49:38 -07001129int pci_bus_read_config(const struct udevice *bus, pci_dev_t bdf, int offset,
Simon Glassb94dc892015-03-05 12:25:25 -07001130 unsigned long *valuep, enum pci_size_t size);
1131
1132/**
1133 * pci_bus_write_config() - Write a configuration value to a device
1134 *
1135 * @bus: Bus to write from
1136 * @bdf: PCI device address: bus, device and function -see PCI_BDF()
Simon Glass0d0f8312016-03-06 19:27:53 -07001137 * @offset: Register offset to write
Simon Glassb94dc892015-03-05 12:25:25 -07001138 * @value: Value to write
1139 * @size: Access size
1140 * @return 0 if OK, -ve on error
1141 */
1142int pci_bus_write_config(struct udevice *bus, pci_dev_t bdf, int offset,
1143 unsigned long value, enum pci_size_t size);
1144
Simon Glass94ef2422015-08-10 07:05:03 -06001145/**
Simon Glass9cec2df2016-03-06 19:27:52 -07001146 * pci_bus_clrset_config32() - Update a configuration value for a device
1147 *
1148 * The register at @offset is updated to (oldvalue & ~clr) | set.
1149 *
1150 * @bus: Bus to access
1151 * @bdf: PCI device address: bus, device and function -see PCI_BDF()
1152 * @offset: Register offset to update
1153 * @clr: Bits to clear
1154 * @set: Bits to set
1155 * @return 0 if OK, -ve on error
1156 */
1157int pci_bus_clrset_config32(struct udevice *bus, pci_dev_t bdf, int offset,
1158 u32 clr, u32 set);
1159
1160/**
Simon Glass94ef2422015-08-10 07:05:03 -06001161 * Driver model PCI config access functions. Use these in preference to others
1162 * when you have a valid device
1163 */
Simon Glassc92aac12020-01-27 08:49:38 -07001164int dm_pci_read_config(const struct udevice *dev, int offset,
1165 unsigned long *valuep, enum pci_size_t size);
Simon Glass94ef2422015-08-10 07:05:03 -06001166
Simon Glassc92aac12020-01-27 08:49:38 -07001167int dm_pci_read_config8(const struct udevice *dev, int offset, u8 *valuep);
1168int dm_pci_read_config16(const struct udevice *dev, int offset, u16 *valuep);
1169int dm_pci_read_config32(const struct udevice *dev, int offset, u32 *valuep);
Simon Glass94ef2422015-08-10 07:05:03 -06001170
1171int dm_pci_write_config(struct udevice *dev, int offset, unsigned long value,
1172 enum pci_size_t size);
1173
1174int dm_pci_write_config8(struct udevice *dev, int offset, u8 value);
1175int dm_pci_write_config16(struct udevice *dev, int offset, u16 value);
1176int dm_pci_write_config32(struct udevice *dev, int offset, u32 value);
1177
Simon Glass9cec2df2016-03-06 19:27:52 -07001178/**
1179 * These permit convenient read/modify/write on PCI configuration. The
1180 * register is updated to (oldvalue & ~clr) | set.
1181 */
1182int dm_pci_clrset_config8(struct udevice *dev, int offset, u32 clr, u32 set);
1183int dm_pci_clrset_config16(struct udevice *dev, int offset, u32 clr, u32 set);
1184int dm_pci_clrset_config32(struct udevice *dev, int offset, u32 clr, u32 set);
1185
Simon Glassb94dc892015-03-05 12:25:25 -07001186/*
1187 * The following functions provide access to the above without needing the
1188 * size parameter. We are trying to encourage the use of the 8/16/32-style
1189 * functions, rather than byte/word/dword. But both are supported.
1190 */
1191int pci_write_config32(pci_dev_t pcidev, int offset, u32 value);
Bin Meng02268592016-02-02 05:58:07 -08001192int pci_write_config16(pci_dev_t pcidev, int offset, u16 value);
1193int pci_write_config8(pci_dev_t pcidev, int offset, u8 value);
1194int pci_read_config32(pci_dev_t pcidev, int offset, u32 *valuep);
1195int pci_read_config16(pci_dev_t pcidev, int offset, u16 *valuep);
1196int pci_read_config8(pci_dev_t pcidev, int offset, u8 *valuep);
Simon Glassb94dc892015-03-05 12:25:25 -07001197
Tuomas Tynkkynen8cce4cf2017-09-19 23:18:03 +03001198/**
1199 * pci_generic_mmap_write_config() - Generic helper for writing to
1200 * memory-mapped PCI configuration space.
1201 * @bus: Pointer to the PCI bus
1202 * @addr_f: Callback for calculating the config space address
1203 * @bdf: Identifies the PCI device to access
1204 * @offset: The offset into the device's configuration space
1205 * @value: The value to write
1206 * @size: Indicates the size of access to perform
1207 *
1208 * Write the value @value of size @size from offset @offset within the
1209 * configuration space of the device identified by the bus, device & function
1210 * numbers in @bdf on the PCI bus @bus. The callback function @addr_f is
1211 * responsible for calculating the CPU address of the respective configuration
1212 * space offset.
1213 *
1214 * Return: 0 on success, else -EINVAL
1215 */
1216int pci_generic_mmap_write_config(
Simon Glass2a311e82020-01-27 08:49:37 -07001217 const struct udevice *bus,
1218 int (*addr_f)(const struct udevice *bus, pci_dev_t bdf, uint offset,
1219 void **addrp),
Tuomas Tynkkynen8cce4cf2017-09-19 23:18:03 +03001220 pci_dev_t bdf,
1221 uint offset,
1222 ulong value,
1223 enum pci_size_t size);
1224
1225/**
1226 * pci_generic_mmap_read_config() - Generic helper for reading from
1227 * memory-mapped PCI configuration space.
1228 * @bus: Pointer to the PCI bus
1229 * @addr_f: Callback for calculating the config space address
1230 * @bdf: Identifies the PCI device to access
1231 * @offset: The offset into the device's configuration space
1232 * @valuep: A pointer at which to store the read value
1233 * @size: Indicates the size of access to perform
1234 *
1235 * Read a value of size @size from offset @offset within the configuration
1236 * space of the device identified by the bus, device & function numbers in @bdf
1237 * on the PCI bus @bus. The callback function @addr_f is responsible for
1238 * calculating the CPU address of the respective configuration space offset.
1239 *
1240 * Return: 0 on success, else -EINVAL
1241 */
1242int pci_generic_mmap_read_config(
Simon Glass2a311e82020-01-27 08:49:37 -07001243 const struct udevice *bus,
1244 int (*addr_f)(const struct udevice *bus, pci_dev_t bdf, uint offset,
1245 void **addrp),
Tuomas Tynkkynen8cce4cf2017-09-19 23:18:03 +03001246 pci_dev_t bdf,
1247 uint offset,
1248 ulong *valuep,
1249 enum pci_size_t size);
1250
Suneel Garapati13822f72019-10-19 16:07:20 -07001251#if defined(CONFIG_PCI_SRIOV)
1252/**
1253 * pci_sriov_init() - Scan Virtual Function devices
1254 *
1255 * @pdev: Physical Function udevice handle
1256 * @vf_en: Number of Virtual Function devices to enable
1257 * @return 0 on success, -ve on error
1258 */
1259int pci_sriov_init(struct udevice *pdev, int vf_en);
1260
1261/**
1262 * pci_sriov_get_totalvfs() - Get total available Virtual Function devices
1263 *
1264 * @pdev: Physical Function udevice handle
1265 * @return count on success, -ve on error
1266 */
1267int pci_sriov_get_totalvfs(struct udevice *pdev);
1268#endif
1269
Simon Glasseca7b0d2015-11-26 19:51:30 -07001270#ifdef CONFIG_DM_PCI_COMPAT
Simon Glassb94dc892015-03-05 12:25:25 -07001271/* Compatibility with old naming */
1272static inline int pci_write_config_dword(pci_dev_t pcidev, int offset,
1273 u32 value)
1274{
1275 return pci_write_config32(pcidev, offset, value);
1276}
1277
Simon Glassb94dc892015-03-05 12:25:25 -07001278/* Compatibility with old naming */
1279static inline int pci_write_config_word(pci_dev_t pcidev, int offset,
1280 u16 value)
1281{
1282 return pci_write_config16(pcidev, offset, value);
1283}
1284
Simon Glassb94dc892015-03-05 12:25:25 -07001285/* Compatibility with old naming */
1286static inline int pci_write_config_byte(pci_dev_t pcidev, int offset,
1287 u8 value)
1288{
1289 return pci_write_config8(pcidev, offset, value);
1290}
1291
Simon Glassb94dc892015-03-05 12:25:25 -07001292/* Compatibility with old naming */
1293static inline int pci_read_config_dword(pci_dev_t pcidev, int offset,
1294 u32 *valuep)
1295{
1296 return pci_read_config32(pcidev, offset, valuep);
1297}
1298
Simon Glassb94dc892015-03-05 12:25:25 -07001299/* Compatibility with old naming */
1300static inline int pci_read_config_word(pci_dev_t pcidev, int offset,
1301 u16 *valuep)
1302{
1303 return pci_read_config16(pcidev, offset, valuep);
1304}
1305
Simon Glassb94dc892015-03-05 12:25:25 -07001306/* Compatibility with old naming */
1307static inline int pci_read_config_byte(pci_dev_t pcidev, int offset,
1308 u8 *valuep)
1309{
1310 return pci_read_config8(pcidev, offset, valuep);
1311}
Simon Glasseca7b0d2015-11-26 19:51:30 -07001312#endif /* CONFIG_DM_PCI_COMPAT */
1313
1314/**
1315 * dm_pciauto_config_device() - configure a device ready for use
1316 *
1317 * Space is allocated for each PCI base address register (BAR) so that the
1318 * devices are mapped into memory and I/O space ready for use.
1319 *
1320 * @dev: Device to configure
1321 * @return 0 if OK, -ve on error
1322 */
1323int dm_pciauto_config_device(struct udevice *dev);
1324
Simon Glassd9e90bb2015-03-05 12:25:28 -07001325/**
Simon Glass27a733f2015-11-19 20:26:59 -07001326 * pci_conv_32_to_size() - convert a 32-bit read value to the given size
1327 *
1328 * Some PCI buses must always perform 32-bit reads. The data must then be
1329 * shifted and masked to reflect the required access size and offset. This
1330 * function performs this transformation.
1331 *
1332 * @value: Value to transform (32-bit value read from @offset & ~3)
1333 * @offset: Register offset that was read
1334 * @size: Required size of the result
1335 * @return the value that would have been obtained if the read had been
1336 * performed at the given offset with the correct size
1337 */
1338ulong pci_conv_32_to_size(ulong value, uint offset, enum pci_size_t size);
1339
1340/**
1341 * pci_conv_size_to_32() - update a 32-bit value to prepare for a write
1342 *
1343 * Some PCI buses must always perform 32-bit writes. To emulate a smaller
1344 * write the old 32-bit data must be read, updated with the required new data
1345 * and written back as a 32-bit value. This function performs the
1346 * transformation from the old value to the new value.
1347 *
1348 * @value: Value to transform (32-bit value read from @offset & ~3)
1349 * @offset: Register offset that should be written
1350 * @size: Required size of the write
1351 * @return the value that should be written as a 32-bit access to @offset & ~3.
1352 */
1353ulong pci_conv_size_to_32(ulong old, ulong value, uint offset,
1354 enum pci_size_t size);
1355
1356/**
Simon Glass6256d672015-11-19 20:27:00 -07001357 * pci_get_controller() - obtain the controller to use for a bus
1358 *
1359 * @dev: Device to check
1360 * @return pointer to the controller device for this bus
1361 */
1362struct udevice *pci_get_controller(struct udevice *dev);
1363
1364/**
Simon Glassdcdc0122015-11-19 20:27:01 -07001365 * pci_get_regions() - obtain pointers to all the region types
1366 *
1367 * @dev: Device to check
1368 * @iop: Returns a pointer to the I/O region, or NULL if none
1369 * @memp: Returns a pointer to the memory region, or NULL if none
1370 * @prefp: Returns a pointer to the pre-fetch region, or NULL if none
1371 * @return the number of non-NULL regions returned, normally 3
1372 */
1373int pci_get_regions(struct udevice *dev, struct pci_region **iop,
1374 struct pci_region **memp, struct pci_region **prefp);
Rayagonda Kokatanurcdc7ed32020-05-12 13:29:49 +05301375int
1376pci_get_dma_regions(struct udevice *dev, struct pci_region *memp, int index);
Simon Glassdcdc0122015-11-19 20:27:01 -07001377/**
Simon Glasse2b6b562016-01-18 20:19:15 -07001378 * dm_pci_write_bar32() - Write the address of a BAR
1379 *
1380 * This writes a raw address to a bar
1381 *
1382 * @dev: PCI device to update
1383 * @barnum: BAR number (0-5)
1384 * @addr: BAR address
1385 */
1386void dm_pci_write_bar32(struct udevice *dev, int barnum, u32 addr);
1387
1388/**
Simon Glass3452cb12015-11-29 13:17:53 -07001389 * dm_pci_read_bar32() - read a base address register from a device
1390 *
1391 * @dev: Device to check
1392 * @barnum: Bar number to read (numbered from 0)
1393 * @return: value of BAR
1394 */
Simon Glassc92aac12020-01-27 08:49:38 -07001395u32 dm_pci_read_bar32(const struct udevice *dev, int barnum);
Simon Glass3452cb12015-11-29 13:17:53 -07001396
1397/**
Simon Glassc5f053b2015-11-29 13:18:03 -07001398 * dm_pci_bus_to_phys() - convert a PCI bus address to a physical address
1399 *
1400 * @dev: Device containing the PCI address
1401 * @addr: PCI address to convert
1402 * @flags: Flags for the region type (PCI_REGION_...)
1403 * @return physical address corresponding to that PCI bus address
1404 */
1405phys_addr_t dm_pci_bus_to_phys(struct udevice *dev, pci_addr_t addr,
1406 unsigned long flags);
1407
1408/**
1409 * dm_pci_phys_to_bus() - convert a physical address to a PCI bus address
1410 *
1411 * @dev: Device containing the bus address
1412 * @addr: Physical address to convert
1413 * @flags: Flags for the region type (PCI_REGION_...)
1414 * @return PCI bus address corresponding to that physical address
1415 */
1416pci_addr_t dm_pci_phys_to_bus(struct udevice *dev, phys_addr_t addr,
1417 unsigned long flags);
1418
1419/**
1420 * dm_pci_map_bar() - get a virtual address associated with a BAR region
1421 *
1422 * Looks up a base address register and finds the physical memory address
Alex Margineanb8514f32019-06-07 11:24:22 +03001423 * that corresponds to it.
1424 * Can be used for 32b BARs 0-5 on type 0 functions and for 32b BARs 0-1 on
1425 * type 1 functions.
Alex Marginean1c934a62019-06-07 11:24:23 +03001426 * Can also be used on type 0 functions that support Enhanced Allocation for
1427 * 32b/64b BARs. Note that duplicate BEI entries are not supported.
Simon Glassc5f053b2015-11-29 13:18:03 -07001428 *
1429 * @dev: Device to check
Alex Margineanb8514f32019-06-07 11:24:22 +03001430 * @bar: Bar register offset (PCI_BASE_ADDRESS_...)
Simon Glassc5f053b2015-11-29 13:18:03 -07001431 * @flags: Flags for the region type (PCI_REGION_...)
Alex Margineanb8514f32019-06-07 11:24:22 +03001432 * @return: pointer to the virtual address to use or 0 on error
Simon Glassc5f053b2015-11-29 13:18:03 -07001433 */
1434void *dm_pci_map_bar(struct udevice *dev, int bar, int flags);
1435
Bin Menga7366f02018-08-03 01:14:52 -07001436/**
Bin Meng631f3482018-10-15 02:21:21 -07001437 * dm_pci_find_next_capability() - find a capability starting from an offset
1438 *
1439 * Tell if a device supports a given PCI capability. Returns the
1440 * address of the requested capability structure within the device's
1441 * PCI configuration space or 0 in case the device does not support it.
1442 *
1443 * Possible values for @cap:
1444 *
1445 * %PCI_CAP_ID_MSI Message Signalled Interrupts
1446 * %PCI_CAP_ID_PCIX PCI-X
1447 * %PCI_CAP_ID_EXP PCI Express
1448 * %PCI_CAP_ID_MSIX MSI-X
1449 *
1450 * See PCI_CAP_ID_xxx for the complete capability ID codes.
1451 *
1452 * @dev: PCI device to query
1453 * @start: offset to start from
1454 * @cap: capability code
1455 * @return: capability address or 0 if not supported
1456 */
1457int dm_pci_find_next_capability(struct udevice *dev, u8 start, int cap);
1458
1459/**
Bin Menga7366f02018-08-03 01:14:52 -07001460 * dm_pci_find_capability() - find a capability
1461 *
1462 * Tell if a device supports a given PCI capability. Returns the
1463 * address of the requested capability structure within the device's
1464 * PCI configuration space or 0 in case the device does not support it.
1465 *
1466 * Possible values for @cap:
1467 *
1468 * %PCI_CAP_ID_MSI Message Signalled Interrupts
1469 * %PCI_CAP_ID_PCIX PCI-X
1470 * %PCI_CAP_ID_EXP PCI Express
1471 * %PCI_CAP_ID_MSIX MSI-X
1472 *
1473 * See PCI_CAP_ID_xxx for the complete capability ID codes.
1474 *
1475 * @dev: PCI device to query
1476 * @cap: capability code
1477 * @return: capability address or 0 if not supported
1478 */
1479int dm_pci_find_capability(struct udevice *dev, int cap);
1480
1481/**
Bin Meng631f3482018-10-15 02:21:21 -07001482 * dm_pci_find_next_ext_capability() - find an extended capability
1483 * starting from an offset
1484 *
1485 * Tell if a device supports a given PCI express extended capability.
1486 * Returns the address of the requested extended capability structure
1487 * within the device's PCI configuration space or 0 in case the device
1488 * does not support it.
1489 *
1490 * Possible values for @cap:
1491 *
1492 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
1493 * %PCI_EXT_CAP_ID_VC Virtual Channel
1494 * %PCI_EXT_CAP_ID_DSN Device Serial Number
1495 * %PCI_EXT_CAP_ID_PWR Power Budgeting
1496 *
1497 * See PCI_EXT_CAP_ID_xxx for the complete extended capability ID codes.
1498 *
1499 * @dev: PCI device to query
1500 * @start: offset to start from
1501 * @cap: extended capability code
1502 * @return: extended capability address or 0 if not supported
1503 */
1504int dm_pci_find_next_ext_capability(struct udevice *dev, int start, int cap);
1505
1506/**
Bin Menga7366f02018-08-03 01:14:52 -07001507 * dm_pci_find_ext_capability() - find an extended capability
1508 *
1509 * Tell if a device supports a given PCI express extended capability.
1510 * Returns the address of the requested extended capability structure
1511 * within the device's PCI configuration space or 0 in case the device
1512 * does not support it.
1513 *
1514 * Possible values for @cap:
1515 *
1516 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
1517 * %PCI_EXT_CAP_ID_VC Virtual Channel
1518 * %PCI_EXT_CAP_ID_DSN Device Serial Number
1519 * %PCI_EXT_CAP_ID_PWR Power Budgeting
1520 *
1521 * See PCI_EXT_CAP_ID_xxx for the complete extended capability ID codes.
1522 *
1523 * @dev: PCI device to query
1524 * @cap: extended capability code
1525 * @return: extended capability address or 0 if not supported
1526 */
1527int dm_pci_find_ext_capability(struct udevice *dev, int cap);
1528
Alex Marginean09467d32019-06-07 11:24:25 +03001529/**
1530 * dm_pci_flr() - Perform FLR if the device suppoorts it
1531 *
1532 * @dev: PCI device to reset
1533 * @return: 0 if OK, -ENOENT if FLR is not supported by dev
1534 */
1535int dm_pci_flr(struct udevice *dev);
1536
Simon Glassc5f053b2015-11-29 13:18:03 -07001537#define dm_pci_virt_to_bus(dev, addr, flags) \
1538 dm_pci_phys_to_bus(dev, (virt_to_phys(addr)), (flags))
1539#define dm_pci_bus_to_virt(dev, addr, flags, len, map_flags) \
1540 map_physmem(dm_pci_bus_to_phys(dev, (addr), (flags)), \
1541 (len), (map_flags))
1542
1543#define dm_pci_phys_to_mem(dev, addr) \
1544 dm_pci_phys_to_bus((dev), (addr), PCI_REGION_MEM)
1545#define dm_pci_mem_to_phys(dev, addr) \
1546 dm_pci_bus_to_phys((dev), (addr), PCI_REGION_MEM)
1547#define dm_pci_phys_to_io(dev, addr) \
1548 dm_pci_phys_to_bus((dev), (addr), PCI_REGION_IO)
1549#define dm_pci_io_to_phys(dev, addr) \
1550 dm_pci_bus_to_phys((dev), (addr), PCI_REGION_IO)
1551
1552#define dm_pci_virt_to_mem(dev, addr) \
1553 dm_pci_virt_to_bus((dev), (addr), PCI_REGION_MEM)
1554#define dm_pci_mem_to_virt(dev, addr, len, map_flags) \
1555 dm_pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags))
1556#define dm_pci_virt_to_io(dev, addr) \
Simon Glass0d0f8312016-03-06 19:27:53 -07001557 dm_pci_virt_to_bus((dev), (addr), PCI_REGION_IO)
Simon Glassc5f053b2015-11-29 13:18:03 -07001558#define dm_pci_io_to_virt(dev, addr, len, map_flags) \
Simon Glass0d0f8312016-03-06 19:27:53 -07001559 dm_pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags))
Simon Glassc5f053b2015-11-29 13:18:03 -07001560
1561/**
Simon Glass70e0c582015-11-29 13:17:50 -07001562 * dm_pci_find_device() - find a device by vendor/device ID
1563 *
1564 * @vendor: Vendor ID
1565 * @device: Device ID
1566 * @index: 0 to find the first match, 1 for second, etc.
1567 * @devp: Returns pointer to the device, if found
1568 * @return 0 if found, -ve on error
1569 */
1570int dm_pci_find_device(unsigned int vendor, unsigned int device, int index,
1571 struct udevice **devp);
1572
1573/**
Simon Glassb639d512015-11-29 13:17:52 -07001574 * dm_pci_find_class() - find a device by class
1575 *
1576 * @find_class: 3-byte (24-bit) class value to find
1577 * @index: 0 to find the first match, 1 for second, etc.
1578 * @devp: Returns pointer to the device, if found
1579 * @return 0 if found, -ve on error
1580 */
1581int dm_pci_find_class(uint find_class, int index, struct udevice **devp);
1582
1583/**
Simon Glassa51fd072019-09-21 14:32:41 -06001584 * struct pci_emul_uc_priv - holds info about an emulator device
1585 *
1586 * There is always at most one emulator per client
1587 *
1588 * @client: Client device if any, else NULL
1589 */
1590struct pci_emul_uc_priv {
1591 struct udevice *client;
1592};
1593
1594/**
Simon Glassd9e90bb2015-03-05 12:25:28 -07001595 * struct dm_pci_emul_ops - PCI device emulator operations
1596 */
1597struct dm_pci_emul_ops {
1598 /**
Simon Glassd9e90bb2015-03-05 12:25:28 -07001599 * read_config() - Read a PCI configuration value
1600 *
1601 * @dev: Emulated device to read from
1602 * @offset: Byte offset within the device's configuration space
1603 * @valuep: Place to put the returned value
1604 * @size: Access size
1605 * @return 0 if OK, -ve on error
1606 */
Simon Glass2a311e82020-01-27 08:49:37 -07001607 int (*read_config)(const struct udevice *dev, uint offset,
1608 ulong *valuep, enum pci_size_t size);
Simon Glassd9e90bb2015-03-05 12:25:28 -07001609 /**
1610 * write_config() - Write a PCI configuration value
1611 *
1612 * @dev: Emulated device to write to
1613 * @offset: Byte offset within the device's configuration space
1614 * @value: Value to write
1615 * @size: Access size
1616 * @return 0 if OK, -ve on error
1617 */
1618 int (*write_config)(struct udevice *dev, uint offset, ulong value,
1619 enum pci_size_t size);
1620 /**
1621 * read_io() - Read a PCI I/O value
1622 *
1623 * @dev: Emulated device to read from
1624 * @addr: I/O address to read
1625 * @valuep: Place to put the returned value
1626 * @size: Access size
1627 * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
1628 * other -ve value on error
1629 */
1630 int (*read_io)(struct udevice *dev, unsigned int addr, ulong *valuep,
1631 enum pci_size_t size);
1632 /**
1633 * write_io() - Write a PCI I/O value
1634 *
1635 * @dev: Emulated device to write from
1636 * @addr: I/O address to write
1637 * @value: Value to write
1638 * @size: Access size
1639 * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
1640 * other -ve value on error
1641 */
1642 int (*write_io)(struct udevice *dev, unsigned int addr,
1643 ulong value, enum pci_size_t size);
1644 /**
1645 * map_physmem() - Map a device into sandbox memory
1646 *
1647 * @dev: Emulated device to map
1648 * @addr: Memory address, normally corresponding to a PCI BAR.
1649 * The device should have been configured to have a BAR
1650 * at this address.
1651 * @lenp: On entry, the size of the area to map, On exit it is
1652 * updated to the size actually mapped, which may be less
1653 * if the device has less space
1654 * @ptrp: Returns a pointer to the mapped address. The device's
1655 * space can be accessed as @lenp bytes starting here
1656 * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
1657 * other -ve value on error
1658 */
1659 int (*map_physmem)(struct udevice *dev, phys_addr_t addr,
1660 unsigned long *lenp, void **ptrp);
1661 /**
1662 * unmap_physmem() - undo a memory mapping
1663 *
1664 * This must be called after map_physmem() to undo the mapping.
1665 * Some devices can use this to check what has been written into
1666 * their mapped memory and perform an operations they require on it.
1667 * In this way, map/unmap can be used as a sort of handshake between
1668 * the emulated device and its users.
1669 *
1670 * @dev: Emuated device to unmap
1671 * @vaddr: Mapped memory address, as passed to map_physmem()
1672 * @len: Size of area mapped, as returned by map_physmem()
1673 * @return 0 if OK, -ve on error
1674 */
1675 int (*unmap_physmem)(struct udevice *dev, const void *vaddr,
1676 unsigned long len);
1677};
1678
1679/* Get access to a PCI device emulator's operations */
1680#define pci_get_emul_ops(dev) ((struct dm_pci_emul_ops *)(dev)->driver->ops)
1681
1682/**
1683 * sandbox_pci_get_emul() - Get the emulation device for a PCI device
1684 *
1685 * Searches for a suitable emulator for the given PCI bus device
1686 *
1687 * @bus: PCI bus to search
1688 * @find_devfn: PCI device and function address (PCI_DEVFN())
Bin Meng156bc6f2018-08-03 01:14:45 -07001689 * @containerp: Returns container device if found
Simon Glassd9e90bb2015-03-05 12:25:28 -07001690 * @emulp: Returns emulated device if found
1691 * @return 0 if found, -ENODEV if not found
1692 */
Simon Glass2a311e82020-01-27 08:49:37 -07001693int sandbox_pci_get_emul(const struct udevice *bus, pci_dev_t find_devfn,
Bin Meng156bc6f2018-08-03 01:14:45 -07001694 struct udevice **containerp, struct udevice **emulp);
Simon Glassd9e90bb2015-03-05 12:25:28 -07001695
Stefan Roesea74eb552019-01-25 11:52:42 +01001696/**
Simon Glassa51fd072019-09-21 14:32:41 -06001697 * sandbox_pci_get_client() - Find the client for an emulation device
1698 *
1699 * @emul: Emulation device to check
1700 * @devp: Returns the client device emulated by this device
1701 * @return 0 if OK, -ENOENT if the device has no client yet
1702 */
1703int sandbox_pci_get_client(struct udevice *emul, struct udevice **devp);
1704
Tim Harvey4c57bf72021-04-16 14:53:47 -07001705/**
1706 * board_pci_fixup_dev() - Board callback for PCI device fixups
1707 *
1708 * @bus: PCI bus
1709 * @dev: PCI device
1710 */
1711extern void board_pci_fixup_dev(struct udevice *bus, struct udevice *dev);
1712
Simon Glass318d71c2015-07-06 16:47:44 -06001713/**
1714 * PCI_DEVICE - macro used to describe a specific pci device
1715 * @vend: the 16 bit PCI Vendor ID
1716 * @dev: the 16 bit PCI Device ID
1717 *
1718 * This macro is used to create a struct pci_device_id that matches a
1719 * specific device. The subvendor and subdevice fields will be set to
1720 * PCI_ANY_ID.
1721 */
1722#define PCI_DEVICE(vend, dev) \
1723 .vendor = (vend), .device = (dev), \
1724 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
1725
1726/**
1727 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
1728 * @vend: the 16 bit PCI Vendor ID
1729 * @dev: the 16 bit PCI Device ID
1730 * @subvend: the 16 bit PCI Subvendor ID
1731 * @subdev: the 16 bit PCI Subdevice ID
1732 *
1733 * This macro is used to create a struct pci_device_id that matches a
1734 * specific device with subsystem information.
1735 */
1736#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
1737 .vendor = (vend), .device = (dev), \
1738 .subvendor = (subvend), .subdevice = (subdev)
1739
1740/**
1741 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
1742 * @dev_class: the class, subclass, prog-if triple for this device
1743 * @dev_class_mask: the class mask for this device
1744 *
1745 * This macro is used to create a struct pci_device_id that matches a
1746 * specific PCI class. The vendor, device, subvendor, and subdevice
1747 * fields will be set to PCI_ANY_ID.
1748 */
1749#define PCI_DEVICE_CLASS(dev_class, dev_class_mask) \
1750 .class = (dev_class), .class_mask = (dev_class_mask), \
1751 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
1752 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
1753
1754/**
1755 * PCI_VDEVICE - macro used to describe a specific pci device in short form
1756 * @vend: the vendor name
1757 * @dev: the 16 bit PCI Device ID
1758 *
1759 * This macro is used to create a struct pci_device_id that matches a
1760 * specific PCI device. The subvendor, and subdevice fields will be set
1761 * to PCI_ANY_ID. The macro allows the next field to follow as the device
1762 * private data.
1763 */
1764
1765#define PCI_VDEVICE(vend, dev) \
1766 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
1767 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1768
1769/**
1770 * struct pci_driver_entry - Matches a driver to its pci_device_id list
1771 * @driver: Driver to use
1772 * @match: List of match records for this driver, terminated by {}
1773 */
1774struct pci_driver_entry {
1775 struct driver *driver;
1776 const struct pci_device_id *match;
1777};
1778
1779#define U_BOOT_PCI_DEVICE(__name, __match) \
1780 ll_entry_declare(struct pci_driver_entry, __name, pci_driver_entry) = {\
1781 .driver = llsym(struct driver, __name, driver), \
1782 .match = __match, \
1783 }
Simon Glassb94dc892015-03-05 12:25:25 -07001784
Paul Burton162116e2013-11-08 11:18:47 +00001785#endif /* __ASSEMBLY__ */
1786#endif /* _PCI_H */