blob: 80eff7b1a902a6702a7fd45cb8a0cb0d6b2cf8aa [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shaohui Xiedd335672015-11-11 17:58:37 +08002/*
3 * Copyright 2015 Freescale Semiconductor, Inc.
Shaohui Xiedd335672015-11-11 17:58:37 +08004 */
5
6#ifndef __LS1043AQDS_H__
7#define __LS1043AQDS_H__
8
9#include "ls1043a_common.h"
10
Shaohui Xiedd335672015-11-11 17:58:37 +080011#define CONFIG_LAYERSCAPE_NS_ACCESS
12
13#define CONFIG_DIMM_SLOTS_PER_CTLR 1
14/* Physical Memory Map */
15#define CONFIG_CHIP_SELECTS_PER_CTRL 4
Shaohui Xiedd335672015-11-11 17:58:37 +080016
Shaohui Xiedd335672015-11-11 17:58:37 +080017#define SPD_EEPROM_ADDRESS 0x51
18#define CONFIG_SYS_SPD_BUS_NUM 0
19
Shaohui Xiedd335672015-11-11 17:58:37 +080020#ifdef CONFIG_DDR_ECC
Shaohui Xiedd335672015-11-11 17:58:37 +080021#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
22#endif
23
Shaohui Xiedd335672015-11-11 17:58:37 +080024#ifdef CONFIG_SYS_DPAA_FMAN
Shaohui Xiedd335672015-11-11 17:58:37 +080025#define RGMII_PHY1_ADDR 0x1
26#define RGMII_PHY2_ADDR 0x2
27#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
28#define SGMII_CARD_PORT2_PHY_ADDR 0x1D
29#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
30#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
31/* PHY address on QSGMII riser card on slot 1 */
32#define QSGMII_CARD_PORT1_PHY_ADDR_S1 0x4
33#define QSGMII_CARD_PORT2_PHY_ADDR_S1 0x5
34#define QSGMII_CARD_PORT3_PHY_ADDR_S1 0x6
35#define QSGMII_CARD_PORT4_PHY_ADDR_S1 0x7
36/* PHY address on QSGMII riser card on slot 2 */
37#define QSGMII_CARD_PORT1_PHY_ADDR_S2 0x8
38#define QSGMII_CARD_PORT2_PHY_ADDR_S2 0x9
39#define QSGMII_CARD_PORT3_PHY_ADDR_S2 0xA
40#define QSGMII_CARD_PORT4_PHY_ADDR_S2 0xB
41#endif
42
Wenbin Song7e6b49e2016-01-21 17:14:55 +080043/* LPUART */
44#ifdef CONFIG_LPUART
45#define CONFIG_LPUART_32B_REG
46#endif
47
Tang Yuantian57894be2015-12-09 15:32:18 +080048/* SATA */
Tang Yuantian57894be2015-12-09 15:32:18 +080049#define CONFIG_SCSI_AHCI_PLAT
Tang Yuantian57894be2015-12-09 15:32:18 +080050
Wenbin Song63b11da2016-03-09 13:38:25 +080051/* EEPROM */
Wenbin Song63b11da2016-03-09 13:38:25 +080052#define CONFIG_SYS_I2C_EEPROM_NXID
53#define CONFIG_SYS_EEPROM_BUS_NUM 0
Wenbin Song63b11da2016-03-09 13:38:25 +080054
Tang Yuantian57894be2015-12-09 15:32:18 +080055#define CONFIG_SYS_SATA AHCI_BASE_ADDR
56
57#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
58#define CONFIG_SYS_SCSI_MAX_LUN 1
59#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
60 CONFIG_SYS_SCSI_MAX_LUN)
61
Shaohui Xiedd335672015-11-11 17:58:37 +080062/*
63 * IFC Definitions
64 */
Qianyu Gong138a36a2016-01-25 15:16:07 +080065#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Shaohui Xiedd335672015-11-11 17:58:37 +080066#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
67#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
68 CSPR_PORT_SIZE_16 | \
69 CSPR_MSEL_NOR | \
70 CSPR_V)
71#define CONFIG_SYS_NOR1_CSPR_EXT (0x0)
72#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
73 + 0x8000000) | \
74 CSPR_PORT_SIZE_16 | \
75 CSPR_MSEL_NOR | \
76 CSPR_V)
77#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
78
79#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
80 CSOR_NOR_TRHZ_80)
81#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
82 FTIM0_NOR_TEADC(0x5) | \
83 FTIM0_NOR_TEAHC(0x5))
84#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
85 FTIM1_NOR_TRAD_NOR(0x1a) | \
86 FTIM1_NOR_TSEQRAD_NOR(0x13))
87#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
88 FTIM2_NOR_TCH(0x4) | \
89 FTIM2_NOR_TWPH(0xe) | \
90 FTIM2_NOR_TWP(0x1c))
91#define CONFIG_SYS_NOR_FTIM3 0
92
Wenbin Song810a91b2016-04-01 17:28:41 +080093#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
Shaohui Xiedd335672015-11-11 17:58:37 +080094#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
95#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
96#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
97
98#define CONFIG_SYS_FLASH_EMPTY_INFO
99#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \
100 CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
101
102#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
103#define CONFIG_SYS_WRITE_SWAPPED_DATA
104
105/*
106 * NAND Flash Definitions
107 */
Shaohui Xiedd335672015-11-11 17:58:37 +0800108
109#define CONFIG_SYS_NAND_BASE 0x7e800000
110#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
111
112#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
113
114#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
115 | CSPR_PORT_SIZE_8 \
116 | CSPR_MSEL_NAND \
117 | CSPR_V)
118#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
119#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
120 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
121 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
122 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
123 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
124 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
125 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
126
Shaohui Xiedd335672015-11-11 17:58:37 +0800127#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
128 FTIM0_NAND_TWP(0x18) | \
129 FTIM0_NAND_TWCHT(0x7) | \
130 FTIM0_NAND_TWH(0xa))
131#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
132 FTIM1_NAND_TWBE(0x39) | \
133 FTIM1_NAND_TRR(0xe) | \
134 FTIM1_NAND_TRP(0x18))
135#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
136 FTIM2_NAND_TREH(0xa) | \
137 FTIM2_NAND_TWHRE(0x1e))
138#define CONFIG_SYS_NAND_FTIM3 0x0
139
140#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
141#define CONFIG_SYS_MAX_NAND_DEVICE 1
142#define CONFIG_MTD_NAND_VERIFY_WRITE
Gong Qianyu760df892016-01-25 15:16:06 +0800143#endif
Shaohui Xiedd335672015-11-11 17:58:37 +0800144
145#ifdef CONFIG_NAND_BOOT
146#define CONFIG_SPL_PAD_TO 0x20000 /* block aligned */
Shaohui Xiedd335672015-11-11 17:58:37 +0800147#define CONFIG_SYS_NAND_U_BOOT_SIZE (640 << 10)
148#endif
149
Rajesh Bhagat90bde112018-11-05 18:02:48 +0000150#if defined(CONFIG_TFABOOT) || \
151 defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Gong Qianyu760df892016-01-25 15:16:06 +0800152#define CONFIG_QIXIS_I2C_ACCESS
Gong Qianyu760df892016-01-25 15:16:06 +0800153#endif
154
Shaohui Xiedd335672015-11-11 17:58:37 +0800155/*
156 * QIXIS Definitions
157 */
158#define CONFIG_FSL_QIXIS
159
160#ifdef CONFIG_FSL_QIXIS
161#define QIXIS_BASE 0x7fb00000
162#define QIXIS_BASE_PHYS QIXIS_BASE
163#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
164#define QIXIS_LBMAP_SWITCH 6
165#define QIXIS_LBMAP_MASK 0x0f
166#define QIXIS_LBMAP_SHIFT 0
167#define QIXIS_LBMAP_DFLTBANK 0x00
168#define QIXIS_LBMAP_ALTBANK 0x04
Gong Qianyu9da2c672015-12-31 18:29:04 +0800169#define QIXIS_LBMAP_NAND 0x09
170#define QIXIS_LBMAP_SD 0x00
Gong Qianyu760df892016-01-25 15:16:06 +0800171#define QIXIS_LBMAP_SD_QSPI 0xff
Qianyu Gong138a36a2016-01-25 15:16:07 +0800172#define QIXIS_LBMAP_QSPI 0xff
Gong Qianyu9da2c672015-12-31 18:29:04 +0800173#define QIXIS_RCW_SRC_NAND 0x106
174#define QIXIS_RCW_SRC_SD 0x040
Qianyu Gong138a36a2016-01-25 15:16:07 +0800175#define QIXIS_RCW_SRC_QSPI 0x045
Gong Qianyu4ce7be02015-12-31 18:29:03 +0800176#define QIXIS_RST_CTL_RESET 0x41
Shaohui Xiedd335672015-11-11 17:58:37 +0800177#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
178#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
179#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
180
181#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
182#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
183 CSPR_PORT_SIZE_8 | \
184 CSPR_MSEL_GPCM | \
185 CSPR_V)
186#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
187#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
188 CSOR_NOR_NOR_MODE_AVD_NOR | \
189 CSOR_NOR_TRHZ_80)
190
191/*
192 * QIXIS Timing parameters for IFC GPCM
193 */
194#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xc) | \
195 FTIM0_GPCM_TEADC(0x20) | \
196 FTIM0_GPCM_TEAHC(0x10))
197#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0x50) | \
198 FTIM1_GPCM_TRAD(0x1f))
199#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0x8) | \
200 FTIM2_GPCM_TCH(0x8) | \
201 FTIM2_GPCM_TWP(0xf0))
202#define CONFIG_SYS_FPGA_FTIM3 0x0
203#endif
204
Rajesh Bhagat90bde112018-11-05 18:02:48 +0000205#ifdef CONFIG_TFABOOT
206#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
207#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
208#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
209#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
210#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
211#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
212#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
213#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
214#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
215#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
216#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
217#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
218#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
219#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
220#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
221#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
222#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
223#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
224#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
225#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
226#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
227#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
228#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
229#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
230#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
231#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
232#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
233#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
234#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
235#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
236#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
237#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
238#else
Shaohui Xiedd335672015-11-11 17:58:37 +0800239#ifdef CONFIG_NAND_BOOT
240#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
241#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
242#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
243#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
244#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
245#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
246#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
247#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
248#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
249#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
250#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
251#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
252#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
253#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
254#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
255#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
256#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
257#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
258#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
259#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
260#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
261#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
262#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
263#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
264#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
265#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
266#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
267#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
268#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
269#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
270#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
271#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
272#else
273#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
274#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
275#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
276#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
277#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
278#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
279#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
280#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
281#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
282#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
283#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
284#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
285#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
286#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
287#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
288#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
289#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
290#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
291#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
292#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
293#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
294#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
295#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
296#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
297#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
298#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
299#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
300#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
301#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
302#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
303#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
304#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
305#endif
Rajesh Bhagat90bde112018-11-05 18:02:48 +0000306#endif
Shaohui Xiedd335672015-11-11 17:58:37 +0800307
308/*
309 * I2C bus multiplexer
310 */
311#define I2C_MUX_PCA_ADDR_PRI 0x77
312#define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
313#define I2C_RETIMER_ADDR 0x18
314#define I2C_MUX_CH_DEFAULT 0x8
315#define I2C_MUX_CH_CH7301 0xC
316#define I2C_MUX_CH5 0xD
317#define I2C_MUX_CH7 0xF
318
319#define I2C_MUX_CH_VOL_MONITOR 0xa
320
321/* Voltage monitor on channel 2*/
322#define I2C_VOL_MONITOR_ADDR 0x40
323#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
324#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
325#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
326
Shaohui Xiedd335672015-11-11 17:58:37 +0800327/* The lowest and highest voltage allowed for LS1043AQDS */
328#define VDD_MV_MIN 819
329#define VDD_MV_MAX 1212
330
331/*
332 * Miscellaneous configurable options
333 */
Shaohui Xiedd335672015-11-11 17:58:37 +0800334
Shaohui Xiedd335672015-11-11 17:58:37 +0800335#define CONFIG_SYS_INIT_SP_OFFSET \
336 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
337
338#ifdef CONFIG_SPL_BUILD
339#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
340#else
341#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
342#endif
343
344/*
345 * Environment
346 */
Shaohui Xiedd335672015-11-11 17:58:37 +0800347
Aneesh Bansal962021a2016-01-22 16:37:22 +0530348#include <asm/fsl_secure_boot.h>
349
Shaohui Xiedd335672015-11-11 17:58:37 +0800350#endif /* __LS1043AQDS_H__ */