blob: 84e05eafa619eb7a68bb4c31d4a03973e3cad7ec [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenk9c53f402003-10-15 23:53:47 +00002/*
Kumar Galaa9db4ec2011-01-11 00:52:35 -06003 * Copyright 2004, 2011 Freescale Semiconductor.
wdenk9c53f402003-10-15 23:53:47 +00004 * (C) Copyright 2002,2003 Motorola,Inc.
5 * Xianghua Xiao <X.Xiao@motorola.com>
wdenk9c53f402003-10-15 23:53:47 +00006 */
7
wdenk13eb2212004-07-09 23:27:13 +00008/*
9 * mpc8540ads board configuration file
10 *
11 * Please refer to doc/README.mpc85xx for more info.
12 *
13 * Make sure you change the MAC address and other network params first,
Joe Hershberger76f353e2015-05-04 14:55:14 -050014 * search for CONFIG_SERVERIP, etc in this file.
wdenk9c53f402003-10-15 23:53:47 +000015 */
16
17#ifndef __CONFIG_H
18#define __CONFIG_H
19
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020020/*
21 * default CCARBAR is at 0xff700000
22 * assume U-Boot is less than 0.5MB
23 */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020024
Jon Loeliger08d88602005-07-25 12:14:54 -050025#ifndef CONFIG_HAS_FEC
26#define CONFIG_HAS_FEC 1 /* 8540 has FEC */
27#endif
28
wdenk13eb2212004-07-09 23:27:13 +000029/*
30 * sysclk for MPC85xx
31 *
32 * Two valid values are:
33 * 33000000
34 * 66000000
35 *
36 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
wdenk492b9e72004-08-01 23:02:45 +000037 * is likely the desired value here, so that is now the default.
38 * The board, however, can run at 66MHz. In any event, this value
39 * must match the settings of some switches. Details can be found
40 * in the README.mpc85xxads.
Matthew McClintock7486d7c2006-06-28 10:47:03 -050041 *
42 * XXX -- Can't we run at 66 MHz, anyway? PCI should drop to
43 * 33MHz to accommodate, based on a PCI pin.
44 * Note that PCI-X won't work at 33MHz.
wdenk13eb2212004-07-09 23:27:13 +000045 */
46
wdenk13eb2212004-07-09 23:27:13 +000047/*
48 * These can be toggled for performance analysis, otherwise use default.
49 */
50#define CONFIG_L2_CACHE /* toggle L2 cache */
51#define CONFIG_BTB /* toggle branch predition */
wdenk9c53f402003-10-15 23:53:47 +000052
Timur Tabid8f341c2011-08-04 18:03:41 -050053#define CONFIG_SYS_CCSRBAR 0xe0000000
54#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
wdenk9c53f402003-10-15 23:53:47 +000055
Kumar Galaaf5b3262008-06-06 13:12:18 -050056/* DDR Setup */
Kumar Galaaf5b3262008-06-06 13:12:18 -050057#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
Kumar Galaaf5b3262008-06-06 13:12:18 -050058
59#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
wdenk492b9e72004-08-01 23:02:45 +000060
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020061#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
62#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
wdenk492b9e72004-08-01 23:02:45 +000063
Kumar Galaaf5b3262008-06-06 13:12:18 -050064#define CONFIG_DIMM_SLOTS_PER_CTLR 1
65#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
wdenk492b9e72004-08-01 23:02:45 +000066
Kumar Galaaf5b3262008-06-06 13:12:18 -050067/* I2C addresses of SPD EEPROMs */
68#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
wdenk492b9e72004-08-01 23:02:45 +000069
Kumar Galaaf5b3262008-06-06 13:12:18 -050070/* These are used when DDR doesn't use SPD. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020071#define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */
72#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
73#define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002
74#define CONFIG_SYS_DDR_TIMING_1 0x37344321
75#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
76#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
77#define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
78#define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
wdenk9c53f402003-10-15 23:53:47 +000079
wdenk13eb2212004-07-09 23:27:13 +000080/*
81 * SDRAM on the Local Bus
82 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020083#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
84#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
wdenk9c53f402003-10-15 23:53:47 +000085
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
wdenk9c53f402003-10-15 23:53:47 +000087
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020088#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
89#define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
90#undef CONFIG_SYS_FLASH_CHECKSUM
91#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
92#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
wdenk13eb2212004-07-09 23:27:13 +000093
Wolfgang Denk0708bc62010-10-07 21:51:12 +020094#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
wdenk9c53f402003-10-15 23:53:47 +000095
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020096#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
97#define CONFIG_SYS_RAMBOOT
wdenk9c53f402003-10-15 23:53:47 +000098#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#undef CONFIG_SYS_RAMBOOT
wdenk9c53f402003-10-15 23:53:47 +0000100#endif
101
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_FLASH_EMPTY_INFO
wdenk9c53f402003-10-15 23:53:47 +0000103
wdenk13eb2212004-07-09 23:27:13 +0000104/*
105 * Local Bus Definitions
106 */
107
108/*
109 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
wdenk13eb2212004-07-09 23:27:13 +0000111 *
112 * For BR2, need:
113 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
114 * port-size = 32-bits = BR2[19:20] = 11
115 * no parity checking = BR2[21:22] = 00
116 * SDRAM for MSEL = BR2[24:26] = 011
117 * Valid = BR[31] = 1
118 *
119 * 0 4 8 12 16 20 24 28
120 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
121 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
wdenk13eb2212004-07-09 23:27:13 +0000123 * FIXME: the top 17 bits of BR2.
124 */
125
wdenk13eb2212004-07-09 23:27:13 +0000126/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
wdenk13eb2212004-07-09 23:27:13 +0000128 *
129 * For OR2, need:
130 * 64MB mask for AM, OR2[0:7] = 1111 1100
131 * XAM, OR2[17:18] = 11
132 * 9 columns OR2[19-21] = 010
133 * 13 rows OR2[23-25] = 100
134 * EAD set for extra time OR[31] = 1
135 *
136 * 0 4 8 12 16 20 24 28
137 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
138 */
139
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
141#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
142#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
143#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
wdenk13eb2212004-07-09 23:27:13 +0000144
Kumar Gala727c6a62009-03-26 01:34:38 -0500145#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \
146 | LSDMR_RFCR5 \
147 | LSDMR_PRETOACT3 \
148 | LSDMR_ACTTORW3 \
149 | LSDMR_BL8 \
150 | LSDMR_WRC2 \
151 | LSDMR_CL3 \
152 | LSDMR_RFEN \
wdenk13eb2212004-07-09 23:27:13 +0000153 )
154
155/*
156 * SDRAM Controller configuration sequence.
157 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500158#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
159#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
160#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
161#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
162#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
wdenk13eb2212004-07-09 23:27:13 +0000163
wdenk492b9e72004-08-01 23:02:45 +0000164/*
165 * 32KB, 8-bit wide for ADS config reg
166 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000)
wdenk9c53f402003-10-15 23:53:47 +0000168
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#define CONFIG_SYS_INIT_RAM_LOCK 1
170#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200171#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
wdenk9c53f402003-10-15 23:53:47 +0000172
Wolfgang Denk0191e472010-10-26 14:34:52 +0200173#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk9c53f402003-10-15 23:53:47 +0000175
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
wdenk9c53f402003-10-15 23:53:47 +0000177
178/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_NS16550_SERIAL
180#define CONFIG_SYS_NS16550_REG_SIZE 1
181#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
wdenk9c53f402003-10-15 23:53:47 +0000182
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk9c53f402003-10-15 23:53:47 +0000184 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
185
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
187#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
wdenk9c53f402003-10-15 23:53:47 +0000188
Jon Loeliger43d818f2006-10-20 15:50:15 -0500189/*
190 * I2C
191 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200192#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
wdenk13eb2212004-07-09 23:27:13 +0000193
194/* RapidIO MMU */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600195#define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */
Kumar Gala3fe80872008-12-02 16:08:36 -0600196#define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600197#define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
wdenk13eb2212004-07-09 23:27:13 +0000199
200/*
201 * General PCI
Sergei Shtylyov6ffad932006-12-27 22:07:15 +0300202 * Memory space is mapped 1-1, but I/O space must start from 0.
wdenk13eb2212004-07-09 23:27:13 +0000203 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600204#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala3fe80872008-12-02 16:08:36 -0600205#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600206#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600208#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600209#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
211#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
wdenk9c53f402003-10-15 23:53:47 +0000212
wdenk9c53f402003-10-15 23:53:47 +0000213#if defined(CONFIG_PCI)
wdenk13eb2212004-07-09 23:27:13 +0000214
215#if !defined(CONFIG_PCI_PNP)
216 #define PCI_ENET0_IOADDR 0xe0000000
217 #define PCI_ENET0_MEMADDR 0xe0000000
Wolfgang Denka1be4762008-05-20 16:00:29 +0200218 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
wdenk9c53f402003-10-15 23:53:47 +0000219#endif
wdenk13eb2212004-07-09 23:27:13 +0000220
221#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
wdenk13eb2212004-07-09 23:27:13 +0000222
223#endif /* CONFIG_PCI */
224
wdenk13eb2212004-07-09 23:27:13 +0000225#if defined(CONFIG_TSEC_ENET)
226
Kim Phillips177e58f2007-05-16 16:52:19 -0500227#define CONFIG_TSEC1 1
228#define CONFIG_TSEC1_NAME "TSEC0"
229#define CONFIG_TSEC2 1
230#define CONFIG_TSEC2_NAME "TSEC1"
wdenk13eb2212004-07-09 23:27:13 +0000231#define TSEC1_PHY_ADDR 0
232#define TSEC2_PHY_ADDR 1
wdenk13eb2212004-07-09 23:27:13 +0000233#define TSEC1_PHYIDX 0
234#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500235#define TSEC1_FLAGS TSEC_GIGABIT
236#define TSEC2_FLAGS TSEC_GIGABIT
wdenk492b9e72004-08-01 23:02:45 +0000237
Jon Loeliger08d88602005-07-25 12:14:54 -0500238#if CONFIG_HAS_FEC
wdenk492b9e72004-08-01 23:02:45 +0000239#define CONFIG_MPC85XX_FEC 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500240#define CONFIG_MPC85XX_FEC_NAME "FEC"
wdenk492b9e72004-08-01 23:02:45 +0000241#define FEC_PHY_ADDR 3
wdenk13eb2212004-07-09 23:27:13 +0000242#define FEC_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500243#define FEC_FLAGS 0
Jon Loeliger08d88602005-07-25 12:14:54 -0500244#endif
wdenk492b9e72004-08-01 23:02:45 +0000245
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500246/* Options are: TSEC[0-1], FEC */
247#define CONFIG_ETHPRIME "TSEC0"
wdenk13eb2212004-07-09 23:27:13 +0000248
249#endif /* CONFIG_TSEC_ENET */
250
wdenk13eb2212004-07-09 23:27:13 +0000251/*
252 * Environment
253 */
wdenk9c53f402003-10-15 23:53:47 +0000254
wdenk13eb2212004-07-09 23:27:13 +0000255#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk9c53f402003-10-15 23:53:47 +0000257
Jon Loeligere63319f2007-06-13 13:22:08 -0500258/*
Jon Loeligered26c742007-07-10 09:10:49 -0500259 * BOOTP options
260 */
261#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -0500262
wdenk9c53f402003-10-15 23:53:47 +0000263/*
264 * Miscellaneous configurable options
265 */
wdenk13eb2212004-07-09 23:27:13 +0000266
wdenk9c53f402003-10-15 23:53:47 +0000267/*
268 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500269 * have to be in the first 64 MB of memory, since this is
wdenk9c53f402003-10-15 23:53:47 +0000270 * the maximum mapped by the Linux kernel during initialization.
271 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500272#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
273#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
wdenk9c53f402003-10-15 23:53:47 +0000274
wdenk492b9e72004-08-01 23:02:45 +0000275/*
276 * Environment Configuration
277 */
wdenk13eb2212004-07-09 23:27:13 +0000278
279/* The mac addresses for all ethernet interface */
wdenk9c53f402003-10-15 23:53:47 +0000280#if defined(CONFIG_TSEC_ENET)
Andy Fleming458c3892007-08-16 16:35:02 -0500281#define CONFIG_HAS_ETH0
wdenk54070ab2004-12-31 09:32:47 +0000282#define CONFIG_HAS_ETH1
wdenk54070ab2004-12-31 09:32:47 +0000283#define CONFIG_HAS_ETH2
wdenk9c53f402003-10-15 23:53:47 +0000284#endif
285
wdenk13eb2212004-07-09 23:27:13 +0000286#define CONFIG_IPADDR 192.168.1.253
287
Mario Six790d8442018-03-28 14:38:20 +0200288#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000289#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000290#define CONFIG_BOOTFILE "your.uImage"
wdenk13eb2212004-07-09 23:27:13 +0000291
292#define CONFIG_SERVERIP 192.168.1.1
293#define CONFIG_GATEWAYIP 192.168.1.1
294#define CONFIG_NETMASK 255.255.255.0
295
wdenk492b9e72004-08-01 23:02:45 +0000296#define CONFIG_EXTRA_ENV_SETTINGS \
wdenk13eb2212004-07-09 23:27:13 +0000297 "netdev=eth0\0" \
298 "consoledev=ttyS0\0" \
Andy Fleming71a26172007-05-10 17:50:01 -0500299 "ramdiskaddr=1000000\0" \
Andy Fleming7243f972006-09-13 10:33:35 -0500300 "ramdiskfile=your.ramdisk.u-boot\0" \
301 "fdtaddr=400000\0" \
302 "fdtfile=your.fdt.dtb\0"
wdenk13eb2212004-07-09 23:27:13 +0000303
wdenk9c53f402003-10-15 23:53:47 +0000304#endif /* __CONFIG_H */