blob: 260a008093026303739f56abb7e113b6eca32cab [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Simon Glass7bf5b9e2015-01-01 16:18:07 -07002/*
3 * (C) Copyright 2014 Google, Inc
4 *
Simon Glass7bf5b9e2015-01-01 16:18:07 -07005 * Memory Type Range Regsters - these are used to tell the CPU whether
6 * memory is cacheable and if so the cache write mode to use.
7 *
8 * These can speed up booting. See the mtrr command.
9 *
10 * Reference: Intel Architecture Software Developer's Manual, Volume 3:
11 * System Programming
12 */
13
Simon Glass8fafd012018-10-01 12:22:37 -060014/*
15 * Note that any console output (e.g. debug()) in this file will likely fail
16 * since the MTRR registers are sometimes in flux.
17 */
18
Simon Glass7bf5b9e2015-01-01 16:18:07 -070019#include <common.h>
Simon Glass1d91ba72019-11-14 12:57:37 -070020#include <cpu_func.h>
Simon Glass0f2af882020-05-10 11:40:05 -060021#include <log.h>
Simon Glass6b88e882020-09-22 12:45:27 -060022#include <sort.h>
Simon Glass274e0b02020-05-10 11:39:56 -060023#include <asm/cache.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060024#include <asm/global_data.h>
Simon Glass7bf5b9e2015-01-01 16:18:07 -070025#include <asm/io.h>
Simon Glass7403c262020-07-17 08:48:22 -060026#include <asm/mp.h>
Simon Glass7bf5b9e2015-01-01 16:18:07 -070027#include <asm/msr.h>
28#include <asm/mtrr.h>
Bin Menge41f0d22021-07-31 16:45:26 +080029#include <linux/log2.h>
Simon Glass7bf5b9e2015-01-01 16:18:07 -070030
Bin Meng068fb352015-01-22 11:29:39 +080031DECLARE_GLOBAL_DATA_PTR;
32
Simon Glass7bf5b9e2015-01-01 16:18:07 -070033/* Prepare to adjust MTRRs */
Simon Glass8fafd012018-10-01 12:22:37 -060034void mtrr_open(struct mtrr_state *state, bool do_caches)
Simon Glass7bf5b9e2015-01-01 16:18:07 -070035{
Bin Meng80d29762015-01-22 11:29:41 +080036 if (!gd->arch.has_mtrr)
37 return;
38
Simon Glass8fafd012018-10-01 12:22:37 -060039 if (do_caches) {
40 state->enable_cache = dcache_status();
Simon Glass7bf5b9e2015-01-01 16:18:07 -070041
Simon Glass8fafd012018-10-01 12:22:37 -060042 if (state->enable_cache)
43 disable_caches();
44 }
Simon Glass7bf5b9e2015-01-01 16:18:07 -070045 state->deftype = native_read_msr(MTRR_DEF_TYPE_MSR);
46 wrmsrl(MTRR_DEF_TYPE_MSR, state->deftype & ~MTRR_DEF_TYPE_EN);
47}
48
49/* Clean up after adjusting MTRRs, and enable them */
Simon Glass8fafd012018-10-01 12:22:37 -060050void mtrr_close(struct mtrr_state *state, bool do_caches)
Simon Glass7bf5b9e2015-01-01 16:18:07 -070051{
Bin Meng80d29762015-01-22 11:29:41 +080052 if (!gd->arch.has_mtrr)
53 return;
54
Simon Glass7bf5b9e2015-01-01 16:18:07 -070055 wrmsrl(MTRR_DEF_TYPE_MSR, state->deftype | MTRR_DEF_TYPE_EN);
Simon Glass8fafd012018-10-01 12:22:37 -060056 if (do_caches && state->enable_cache)
Simon Glass7bf5b9e2015-01-01 16:18:07 -070057 enable_caches();
58}
59
Simon Glass35520592019-09-25 08:56:45 -060060static void set_var_mtrr(uint reg, uint type, uint64_t start, uint64_t size)
61{
62 u64 mask;
63
64 wrmsrl(MTRR_PHYS_BASE_MSR(reg), start | type);
65 mask = ~(size - 1);
66 mask &= (1ULL << CONFIG_CPU_ADDR_BITS) - 1;
67 wrmsrl(MTRR_PHYS_MASK_MSR(reg), mask | MTRR_PHYS_MASK_VALID);
68}
69
Simon Glass7403c262020-07-17 08:48:22 -060070void mtrr_read_all(struct mtrr_info *info)
71{
Simon Glassfbf120c2020-09-22 14:54:51 -060072 int reg_count = mtrr_get_var_count();
Simon Glass7403c262020-07-17 08:48:22 -060073 int i;
74
Simon Glassfbf120c2020-09-22 14:54:51 -060075 for (i = 0; i < reg_count; i++) {
Simon Glass7403c262020-07-17 08:48:22 -060076 info->mtrr[i].base = native_read_msr(MTRR_PHYS_BASE_MSR(i));
77 info->mtrr[i].mask = native_read_msr(MTRR_PHYS_MASK_MSR(i));
78 }
79}
80
Simon Glass00dc52f2020-07-17 08:48:25 -060081void mtrr_write_all(struct mtrr_info *info)
82{
Simon Glassfbf120c2020-09-22 14:54:51 -060083 int reg_count = mtrr_get_var_count();
Simon Glass00dc52f2020-07-17 08:48:25 -060084 struct mtrr_state state;
85 int i;
86
Simon Glassfbf120c2020-09-22 14:54:51 -060087 for (i = 0; i < reg_count; i++) {
Simon Glass00dc52f2020-07-17 08:48:25 -060088 mtrr_open(&state, true);
89 wrmsrl(MTRR_PHYS_BASE_MSR(i), info->mtrr[i].base);
90 wrmsrl(MTRR_PHYS_MASK_MSR(i), info->mtrr[i].mask);
91 mtrr_close(&state, true);
92 }
93}
94
95static void write_mtrrs(void *arg)
96{
97 struct mtrr_info *info = arg;
98
99 mtrr_write_all(info);
100}
101
102static void read_mtrrs(void *arg)
103{
104 struct mtrr_info *info = arg;
105
106 mtrr_read_all(info);
107}
108
109/**
110 * mtrr_copy_to_aps() - Copy the MTRRs from the boot CPU to other CPUs
111 *
112 * @return 0 on success, -ve on failure
113 */
114static int mtrr_copy_to_aps(void)
115{
116 struct mtrr_info info;
117 int ret;
118
119 ret = mp_run_on_cpus(MP_SELECT_BSP, read_mtrrs, &info);
120 if (ret == -ENXIO)
121 return 0;
122 else if (ret)
123 return log_msg_ret("bsp", ret);
124
125 ret = mp_run_on_cpus(MP_SELECT_APS, write_mtrrs, &info);
126 if (ret)
127 return log_msg_ret("bsp", ret);
128
129 return 0;
130}
131
Simon Glass6b88e882020-09-22 12:45:27 -0600132static int h_comp_mtrr(const void *p1, const void *p2)
133{
134 const struct mtrr_request *req1 = p1;
135 const struct mtrr_request *req2 = p2;
136
137 s64 diff = req1->start - req2->start;
138
139 return diff < 0 ? -1 : diff > 0 ? 1 : 0;
140}
141
Simon Glass7bf5b9e2015-01-01 16:18:07 -0700142int mtrr_commit(bool do_caches)
143{
144 struct mtrr_request *req = gd->arch.mtrr_req;
145 struct mtrr_state state;
Simon Glass00dc52f2020-07-17 08:48:25 -0600146 int ret;
Simon Glass7bf5b9e2015-01-01 16:18:07 -0700147 int i;
148
Simon Glass8fafd012018-10-01 12:22:37 -0600149 debug("%s: enabled=%d, count=%d\n", __func__, gd->arch.has_mtrr,
150 gd->arch.mtrr_req_count);
Bin Meng80d29762015-01-22 11:29:41 +0800151 if (!gd->arch.has_mtrr)
152 return -ENOSYS;
153
Simon Glass8fafd012018-10-01 12:22:37 -0600154 debug("open\n");
155 mtrr_open(&state, do_caches);
156 debug("open done\n");
Simon Glass6b88e882020-09-22 12:45:27 -0600157 qsort(req, gd->arch.mtrr_req_count, sizeof(*req), h_comp_mtrr);
Simon Glass35520592019-09-25 08:56:45 -0600158 for (i = 0; i < gd->arch.mtrr_req_count; i++, req++)
Bin Mengbe53d5e2021-07-31 16:45:25 +0800159 mtrr_set_next_var(req->type, req->start, req->size);
Simon Glass7bf5b9e2015-01-01 16:18:07 -0700160
Simon Glass8fafd012018-10-01 12:22:37 -0600161 debug("close\n");
162 mtrr_close(&state, do_caches);
163 debug("mtrr done\n");
Simon Glass7bf5b9e2015-01-01 16:18:07 -0700164
Simon Glass00dc52f2020-07-17 08:48:25 -0600165 if (gd->flags & GD_FLG_RELOC) {
166 ret = mtrr_copy_to_aps();
167 if (ret)
168 return log_msg_ret("copy", ret);
169 }
170
Simon Glass7bf5b9e2015-01-01 16:18:07 -0700171 return 0;
172}
173
174int mtrr_add_request(int type, uint64_t start, uint64_t size)
175{
176 struct mtrr_request *req;
177 uint64_t mask;
178
Simon Glass8fafd012018-10-01 12:22:37 -0600179 debug("%s: count=%d\n", __func__, gd->arch.mtrr_req_count);
Bin Meng80d29762015-01-22 11:29:41 +0800180 if (!gd->arch.has_mtrr)
181 return -ENOSYS;
182
Bin Menge41f0d22021-07-31 16:45:26 +0800183 if (!is_power_of_2(size))
184 return -EINVAL;
185
Simon Glass7bf5b9e2015-01-01 16:18:07 -0700186 if (gd->arch.mtrr_req_count == MAX_MTRR_REQUESTS)
187 return -ENOSPC;
188 req = &gd->arch.mtrr_req[gd->arch.mtrr_req_count++];
189 req->type = type;
190 req->start = start;
191 req->size = size;
192 debug("%d: type=%d, %08llx %08llx\n", gd->arch.mtrr_req_count - 1,
193 req->type, req->start, req->size);
194 mask = ~(req->size - 1);
195 mask &= (1ULL << CONFIG_CPU_ADDR_BITS) - 1;
196 mask |= MTRR_PHYS_MASK_VALID;
197 debug(" %016llx %016llx\n", req->start | req->type, mask);
198
199 return 0;
200}
Simon Glass753297d2019-09-25 08:56:46 -0600201
Simon Glassfbf120c2020-09-22 14:54:51 -0600202int mtrr_get_var_count(void)
Simon Glass753297d2019-09-25 08:56:46 -0600203{
204 return msr_read(MSR_MTRR_CAP_MSR).lo & MSR_MTRR_CAP_VCNT;
205}
206
207static int get_free_var_mtrr(void)
208{
209 struct msr_t maskm;
210 int vcnt;
211 int i;
212
Simon Glassfbf120c2020-09-22 14:54:51 -0600213 vcnt = mtrr_get_var_count();
Simon Glass753297d2019-09-25 08:56:46 -0600214
215 /* Identify the first var mtrr which is not valid */
216 for (i = 0; i < vcnt; i++) {
217 maskm = msr_read(MTRR_PHYS_MASK_MSR(i));
218 if ((maskm.lo & MTRR_PHYS_MASK_VALID) == 0)
219 return i;
220 }
221
222 /* No free var mtrr */
223 return -ENOSPC;
224}
225
226int mtrr_set_next_var(uint type, uint64_t start, uint64_t size)
227{
228 int mtrr;
229
Bin Menge41f0d22021-07-31 16:45:26 +0800230 if (!is_power_of_2(size))
231 return -EINVAL;
232
Simon Glass753297d2019-09-25 08:56:46 -0600233 mtrr = get_free_var_mtrr();
234 if (mtrr < 0)
235 return mtrr;
236
237 set_var_mtrr(mtrr, type, start, size);
238 debug("MTRR %x: start=%x, size=%x\n", mtrr, (uint)start, (uint)size);
239
240 return 0;
241}
Simon Glassd89e15f2020-07-17 08:48:26 -0600242
243/** enum mtrr_opcode - supported operations for mtrr_do_oper() */
244enum mtrr_opcode {
245 MTRR_OP_SET,
246 MTRR_OP_SET_VALID,
247};
248
249/**
250 * struct mtrr_oper - An MTRR operation to perform on a CPU
251 *
252 * @opcode: Indicates operation to perform
253 * @reg: MTRR reg number to select (0-7, -1 = all)
254 * @valid: Valid value to write for MTRR_OP_SET_VALID
255 * @base: Base value to write for MTRR_OP_SET
256 * @mask: Mask value to write for MTRR_OP_SET
257 */
258struct mtrr_oper {
259 enum mtrr_opcode opcode;
260 int reg;
261 bool valid;
262 u64 base;
263 u64 mask;
264};
265
266static void mtrr_do_oper(void *arg)
267{
268 struct mtrr_oper *oper = arg;
269 u64 mask;
270
271 switch (oper->opcode) {
272 case MTRR_OP_SET_VALID:
273 mask = native_read_msr(MTRR_PHYS_MASK_MSR(oper->reg));
274 if (oper->valid)
275 mask |= MTRR_PHYS_MASK_VALID;
276 else
277 mask &= ~MTRR_PHYS_MASK_VALID;
278 wrmsrl(MTRR_PHYS_MASK_MSR(oper->reg), mask);
279 break;
280 case MTRR_OP_SET:
281 wrmsrl(MTRR_PHYS_BASE_MSR(oper->reg), oper->base);
282 wrmsrl(MTRR_PHYS_MASK_MSR(oper->reg), oper->mask);
283 break;
284 }
285}
286
287static int mtrr_start_op(int cpu_select, struct mtrr_oper *oper)
288{
289 struct mtrr_state state;
290 int ret;
291
292 mtrr_open(&state, true);
293 ret = mp_run_on_cpus(cpu_select, mtrr_do_oper, oper);
294 mtrr_close(&state, true);
295 if (ret)
296 return log_msg_ret("run", ret);
297
298 return 0;
299}
300
301int mtrr_set_valid(int cpu_select, int reg, bool valid)
302{
303 struct mtrr_oper oper;
304
305 oper.opcode = MTRR_OP_SET_VALID;
306 oper.reg = reg;
307 oper.valid = valid;
308
309 return mtrr_start_op(cpu_select, &oper);
310}
311
312int mtrr_set(int cpu_select, int reg, u64 base, u64 mask)
313{
314 struct mtrr_oper oper;
315
316 oper.opcode = MTRR_OP_SET;
317 oper.reg = reg;
318 oper.base = base;
319 oper.mask = mask;
320
321 return mtrr_start_op(cpu_select, &oper);
322}