blob: ca892b305e286a96194491920ef416e09ef9247f [file] [log] [blame]
Bin Mengd18cdd42018-07-03 02:48:40 -07001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright (C) 2018, Bin Meng <bmeng.cn@gmail.com>
4 *
5 * Generic reset driver for x86 processor
6 */
7
8#include <common.h>
9#include <dm.h>
Simon Glass90bf4d92019-05-02 10:52:14 -060010#include <efi_loader.h>
11#include <pch.h>
Bin Mengd18cdd42018-07-03 02:48:40 -070012#include <sysreset.h>
Simon Glass90bf4d92019-05-02 10:52:14 -060013#include <asm/acpi_s3.h>
Bin Mengd18cdd42018-07-03 02:48:40 -070014#include <asm/io.h>
15#include <asm/processor.h>
Simon Glass90bf4d92019-05-02 10:52:14 -060016
17struct x86_sysreset_platdata {
18 struct udevice *pch;
19};
20
21/*
22 * Power down the machine by using the power management sleep control
23 * of the chipset. This will currently only work on Intel chipsets.
24 * However, adapting it to new chipsets is fairly simple. You will
25 * have to find the IO address of the power management register block
26 * in your southbridge, and look up the appropriate SLP_TYP_S5 value
27 * from your southbridge's data sheet.
28 *
29 * This function never returns.
30 */
31int pch_sysreset_power_off(struct udevice *dev)
32{
33 struct x86_sysreset_platdata *plat = dev_get_platdata(dev);
34 struct pch_pmbase_info pm;
35 u32 reg32;
36 int ret;
37
38 if (!plat->pch)
39 return -ENOENT;
40 ret = pch_ioctl(plat->pch, PCH_REQ_PMBASE_INFO, &pm, sizeof(pm));
41 if (ret)
42 return ret;
43
44 /*
45 * Mask interrupts or system might stay in a coma, not executing code
46 * anymore, but not powered off either.
47 */
48 asm("cli");
49
50 /*
51 * Avoid any GPI waking the system from S5* or the system might stay in
52 * a coma
53 */
54 outl(0x00000000, pm.base + pm.gpio0_en_ofs);
55
56 /* Clear Power Button Status */
57 outw(PWRBTN_STS, pm.base + pm.pm1_sts_ofs);
58
59 /* PMBASE + 4, Bit 10-12, Sleeping Type, * set to 111 -> S5, soft_off */
60 reg32 = inl(pm.base + pm.pm1_cnt_ofs);
61
62 /* Set Sleeping Type to S5 (poweroff) */
63 reg32 &= ~(SLP_EN | SLP_TYP);
64 reg32 |= SLP_TYP_S5;
65 outl(reg32, pm.base + pm.pm1_cnt_ofs);
66
67 /* Now set the Sleep Enable bit */
68 reg32 |= SLP_EN;
69 outl(reg32, pm.base + pm.pm1_cnt_ofs);
70
71 for (;;)
72 asm("hlt");
73}
Bin Mengd18cdd42018-07-03 02:48:40 -070074
Simon Glassa21dda92019-05-02 10:52:13 -060075static int x86_sysreset_request(struct udevice *dev, enum sysreset_t type)
Bin Mengd18cdd42018-07-03 02:48:40 -070076{
77 int value;
Simon Glass90bf4d92019-05-02 10:52:14 -060078 int ret;
Bin Mengd18cdd42018-07-03 02:48:40 -070079
80 switch (type) {
81 case SYSRESET_WARM:
82 value = SYS_RST | RST_CPU;
83 break;
84 case SYSRESET_COLD:
85 value = SYS_RST | RST_CPU | FULL_RST;
86 break;
Simon Glass90bf4d92019-05-02 10:52:14 -060087 case SYSRESET_POWER_OFF:
88 ret = pch_sysreset_power_off(dev);
89 if (ret)
90 return ret;
91 return -EINPROGRESS;
Bin Mengd18cdd42018-07-03 02:48:40 -070092 default:
93 return -ENOSYS;
94 }
95
96 outb(value, IO_PORT_RESET);
97
98 return -EINPROGRESS;
99}
100
Alexander Graff6cc0db2019-01-30 11:46:34 +0100101#ifdef CONFIG_EFI_LOADER
102void __efi_runtime EFIAPI efi_reset_system(
103 enum efi_reset_type reset_type,
104 efi_status_t reset_status,
105 unsigned long data_size, void *reset_data)
106{
Simon Glassa21dda92019-05-02 10:52:13 -0600107 int value;
108
109 /*
110 * inline this code since we are not caused in the context of a
111 * udevice and passing NULL to x86_sysreset_request() is too horrible.
112 */
Alexander Graff6cc0db2019-01-30 11:46:34 +0100113 if (reset_type == EFI_RESET_COLD ||
114 reset_type == EFI_RESET_PLATFORM_SPECIFIC)
Simon Glassa21dda92019-05-02 10:52:13 -0600115 value = SYS_RST | RST_CPU | FULL_RST;
116 else /* assume EFI_RESET_WARM since we cannot return an error */
117 value = SYS_RST | RST_CPU;
118 outb(value, IO_PORT_RESET);
Alexander Graff6cc0db2019-01-30 11:46:34 +0100119
120 /* TODO EFI_RESET_SHUTDOWN */
121
122 while (1) { }
123}
124#endif
125
Simon Glass90bf4d92019-05-02 10:52:14 -0600126static int x86_sysreset_probe(struct udevice *dev)
127{
128 struct x86_sysreset_platdata *plat = dev_get_platdata(dev);
129
130 /* Locate the PCH if there is one. It isn't essential */
131 uclass_first_device(UCLASS_PCH, &plat->pch);
132
133 return 0;
134}
Alexander Graff6cc0db2019-01-30 11:46:34 +0100135
Bin Mengd18cdd42018-07-03 02:48:40 -0700136static const struct udevice_id x86_sysreset_ids[] = {
137 { .compatible = "x86,reset" },
138 { }
139};
140
141static struct sysreset_ops x86_sysreset_ops = {
142 .request = x86_sysreset_request,
143};
144
145U_BOOT_DRIVER(x86_sysreset) = {
146 .name = "x86-sysreset",
147 .id = UCLASS_SYSRESET,
148 .of_match = x86_sysreset_ids,
149 .ops = &x86_sysreset_ops,
Simon Glass90bf4d92019-05-02 10:52:14 -0600150 .probe = x86_sysreset_probe,
151 .platdata_auto_alloc_size = sizeof(struct x86_sysreset_platdata),
Bin Mengd18cdd42018-07-03 02:48:40 -0700152};