blob: 0a03a2f5c7ab8d867792c590d504ccfbc11208da [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +02002/*
3 * (C) Copyright 2007-2008
Stelian Pop5ee0c7f2011-11-01 00:00:39 +01004 * Stelian Pop <stelian@popies.net>
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +02005 * Lead Tech Design <www.leadtechdesign.com>
6 *
Daniel Gorsulowski2acb23b2015-11-02 07:59:49 +01007 * (C) Copyright 2009-2015
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +02008 * Daniel Gorsulowski <daniel.gorsulowski@esd.eu>
9 * esd electronic system design gmbh <www.esd.eu>
10 *
11 * Configuation settings for the esd MEESC board.
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020012 */
13
14#ifndef __CONFIG_H
15#define __CONFIG_H
16
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000017/*
18 * SoC must be defined first, before hardware.h is included.
19 * In this case SoC is defined in boards.cfg.
20 */
21#include <asm/hardware.h>
22
23/*
24 * Warning: changing CONFIG_SYS_TEXT_BASE requires
25 * adapting the initial boot program.
26 * Since the linker has to swallow that define, we must use a pure
27 * hex number here!
28 */
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000029
30/* ARM asynchronous clock */
31#define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* 32.768 kHz crystal */
Daniel Gorsulowski847726c2010-08-09 11:17:13 +020032#define CONFIG_SYS_AT91_MAIN_CLOCK 16000000/* 16.0 MHz crystal */
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020033
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000034/* Misc CPU related */
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020035#define CONFIG_SKIP_LOWLEVEL_INIT
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000036#define CONFIG_ARCH_CPU_INIT
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000037#define CONFIG_SETUP_MEMORY_TAGS
38#define CONFIG_INITRD_TAG
39#define CONFIG_SERIAL_TAG
40#define CONFIG_REVISION_TAG
41#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020042
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000043#define CONFIG_PREBOOT /* enable preboot variable */
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020044
45/*
46 * Hardware drivers
47 */
48
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020049/*
50 * BOOTP options
51 */
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000052#define CONFIG_BOOTP_BOOTFILESIZE
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020053
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000054/*
55 * SDRAM: 1 bank, min 32, max 128 MB
56 * Initialized before u-boot gets started.
57 */
Daniel Gorsulowski2acb23b2015-11-02 07:59:49 +010058#define PHYS_SDRAM ATMEL_BASE_CS1 /* 0x20000000 */
59#define PHYS_SDRAM_SIZE 0x02000000 /* 32 MByte */
60
Daniel Gorsulowski2acb23b2015-11-02 07:59:49 +010061#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
62#define CONFIG_SYS_SDRAM_SIZE PHYS_SDRAM_SIZE
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000063
64#define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE + 0x00100000)
65#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x01E00000)
66#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x00100000)
67
68/*
69 * Initial stack pointer: 4k - GENERATED_GBL_DATA_SIZE in internal SRAM,
70 * leaving the correct space for initial global data structure above
71 * that address while providing maximum stack area below.
72 */
73#define CONFIG_SYS_INIT_SP_ADDR \
Wenyou.Yang@microchip.comcc2eca02017-07-21 17:06:40 +080074 (ATMEL_BASE_SRAM0 + 16 * 1024 - GENERATED_GBL_DATA_SIZE)
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020075
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020076/* NAND flash */
77#ifdef CONFIG_CMD_NAND
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000078# define CONFIG_SYS_MAX_NAND_DEVICE 1
Daniel Gorsulowski2acb23b2015-11-02 07:59:49 +010079# define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3 /* 0x40000000 */
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000080# define CONFIG_SYS_NAND_DBW_8
81# define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
82# define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
Andreas Bießmanna4c24d32013-11-29 12:13:45 +010083# define CONFIG_SYS_NAND_ENABLE_PIN GPIO_PIN_PD(15)
84# define CONFIG_SYS_NAND_READY_PIN GPIO_PIN_PA(22)
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020085#endif
86
87/* Ethernet */
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000088#define CONFIG_MACB
89#define CONFIG_RMII
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020090#define CONFIG_NET_RETRY_COUNT 20
91#undef CONFIG_RESET_PHY_R
92
Daniel Gorsulowski54b531a2009-09-29 08:03:12 +020093/* hw-controller addresses */
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000094#define CONFIG_ET1100_BASE 0x70000000
95
96#ifdef CONFIG_SYS_USE_DATAFLASH
Daniel Gorsulowski54b531a2009-09-29 08:03:12 +020097
98/* bootstrap + u-boot + env in dataflash on CS0 */
Wenyou.Yang@microchip.comcc2eca02017-07-21 17:06:40 +080099#define CONFIG_ENV_OFFSET 0x4200
100#define CONFIG_ENV_SIZE 0x4200
101#define CONFIG_ENV_SECT_SIZE 0x210
102#define CONFIG_ENV_SPI_MAX_HZ 15000000
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +0200103
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +0000104#elif CONFIG_SYS_USE_NANDFLASH
105
106/* bootstrap + u-boot + env + linux in nandflash */
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +0000107# define CONFIG_ENV_OFFSET 0xC0000
108# define CONFIG_ENV_SIZE 0x20000
109
110#endif
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +0200111
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +0000112#define CONFIG_SYS_CBSIZE 512
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +0200113
114/*
115 * Size of malloc() pool
116 */
Daniel Gorsulowski54b531a2009-09-29 08:03:12 +0200117#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + \
118 128*1024, 0x1000)
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +0200119
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +0200120#endif