Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Nobuhiro Iwamatsu | ddbf303 | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 2 | /* |
| 3 | * board/renesas/alt/alt.c |
| 4 | * |
Mitsuhiro Kimura | dde8ca9 | 2015-03-04 15:57:03 +0900 | [diff] [blame] | 5 | * Copyright (C) 2014, 2015 Renesas Electronics Corporation |
Nobuhiro Iwamatsu | ddbf303 | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | #include <common.h> |
| 9 | #include <malloc.h> |
Nobuhiro Iwamatsu | f07b324 | 2014-12-09 16:20:04 +0900 | [diff] [blame] | 10 | #include <dm.h> |
| 11 | #include <dm/platform_data/serial_sh.h> |
Alex Kiernan | 9c21549 | 2018-04-01 09:22:38 +0000 | [diff] [blame] | 12 | #include <environment.h> |
Nobuhiro Iwamatsu | ddbf303 | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 13 | #include <asm/processor.h> |
| 14 | #include <asm/mach-types.h> |
| 15 | #include <asm/io.h> |
Masahiro Yamada | 56a931c | 2016-09-21 11:28:55 +0900 | [diff] [blame] | 16 | #include <linux/errno.h> |
Nobuhiro Iwamatsu | ddbf303 | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 17 | #include <asm/arch/sys_proto.h> |
| 18 | #include <asm/gpio.h> |
| 19 | #include <asm/arch/rmobile.h> |
Nobuhiro Iwamatsu | ade3c94 | 2014-12-02 16:52:19 +0900 | [diff] [blame] | 20 | #include <asm/arch/rcar-mstp.h> |
Nobuhiro Iwamatsu | 86690f5 | 2014-12-03 15:30:30 +0900 | [diff] [blame] | 21 | #include <asm/arch/mmc.h> |
Nobuhiro Iwamatsu | 483729c | 2014-11-19 14:26:33 +0900 | [diff] [blame] | 22 | #include <asm/arch/sh_sdhi.h> |
Nobuhiro Iwamatsu | ddbf303 | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 23 | #include <netdev.h> |
| 24 | #include <miiphy.h> |
| 25 | #include <i2c.h> |
| 26 | #include <div64.h> |
| 27 | #include "qos.h" |
| 28 | |
| 29 | DECLARE_GLOBAL_DATA_PTR; |
| 30 | |
| 31 | #define CLK2MHZ(clk) (clk / 1000 / 1000) |
| 32 | void s_init(void) |
| 33 | { |
| 34 | struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE; |
| 35 | struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE; |
| 36 | |
| 37 | /* Watchdog init */ |
| 38 | writel(0xA5A5A500, &rwdt->rwtcsra); |
| 39 | writel(0xA5A5A500, &swdt->swtcsra); |
| 40 | |
| 41 | /* QoS */ |
| 42 | qos_init(); |
| 43 | } |
| 44 | |
Marek Vasut | 37381a2 | 2018-04-23 20:24:16 +0200 | [diff] [blame] | 45 | #define TMU0_MSTP125 BIT(25) |
| 46 | #define MMC0_MSTP315 BIT(15) |
Nobuhiro Iwamatsu | 483729c | 2014-11-19 14:26:33 +0900 | [diff] [blame] | 47 | |
| 48 | #define SD1CKCR 0xE6150078 |
Marek Vasut | 37381a2 | 2018-04-23 20:24:16 +0200 | [diff] [blame] | 49 | #define SD_97500KHZ 0x7 |
Nobuhiro Iwamatsu | 10e8bde | 2014-11-10 09:16:43 +0900 | [diff] [blame] | 50 | |
Nobuhiro Iwamatsu | ddbf303 | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 51 | int board_early_init_f(void) |
| 52 | { |
| 53 | /* TMU */ |
| 54 | mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125); |
| 55 | |
Marek Vasut | 37381a2 | 2018-04-23 20:24:16 +0200 | [diff] [blame] | 56 | /* Set SD1 to the 97.5MHz */ |
| 57 | writel(SD_97500KHZ, SD1CKCR); |
Nobuhiro Iwamatsu | ddbf303 | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 58 | |
Nobuhiro Iwamatsu | ddbf303 | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 59 | return 0; |
| 60 | } |
| 61 | |
Marek Vasut | 37381a2 | 2018-04-23 20:24:16 +0200 | [diff] [blame] | 62 | #define ETHERNET_PHY_RESET 56 /* GPIO 1 24 */ |
| 63 | |
Nobuhiro Iwamatsu | ddbf303 | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 64 | int board_init(void) |
| 65 | { |
| 66 | /* adress of boot parameters */ |
Nobuhiro Iwamatsu | 18f0c6c | 2014-11-10 13:58:50 +0900 | [diff] [blame] | 67 | gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100; |
Nobuhiro Iwamatsu | ddbf303 | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 68 | |
Marek Vasut | 37381a2 | 2018-04-23 20:24:16 +0200 | [diff] [blame] | 69 | /* Force ethernet PHY out of reset */ |
| 70 | gpio_request(ETHERNET_PHY_RESET, "phy_reset"); |
| 71 | gpio_direction_output(ETHERNET_PHY_RESET, 0); |
Nobuhiro Iwamatsu | ddbf303 | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 72 | mdelay(20); |
Marek Vasut | 37381a2 | 2018-04-23 20:24:16 +0200 | [diff] [blame] | 73 | gpio_direction_output(ETHERNET_PHY_RESET, 1); |
Nobuhiro Iwamatsu | ddbf303 | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 74 | udelay(1); |
| 75 | |
| 76 | return 0; |
| 77 | } |
| 78 | |
Marek Vasut | 37381a2 | 2018-04-23 20:24:16 +0200 | [diff] [blame] | 79 | int dram_init(void) |
Nobuhiro Iwamatsu | ddbf303 | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 80 | { |
Siva Durga Prasad Paladugu | b3d55ea | 2018-07-16 15:56:11 +0530 | [diff] [blame] | 81 | if (fdtdec_setup_mem_size_base() != 0) |
Marek Vasut | 37381a2 | 2018-04-23 20:24:16 +0200 | [diff] [blame] | 82 | return -EINVAL; |
Nobuhiro Iwamatsu | ddbf303 | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 83 | |
Nobuhiro Iwamatsu | ddbf303 | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 84 | return 0; |
Nobuhiro Iwamatsu | 86690f5 | 2014-12-03 15:30:30 +0900 | [diff] [blame] | 85 | } |
| 86 | |
Marek Vasut | 37381a2 | 2018-04-23 20:24:16 +0200 | [diff] [blame] | 87 | int dram_init_banksize(void) |
Nobuhiro Iwamatsu | 86690f5 | 2014-12-03 15:30:30 +0900 | [diff] [blame] | 88 | { |
Marek Vasut | 37381a2 | 2018-04-23 20:24:16 +0200 | [diff] [blame] | 89 | fdtdec_setup_memory_banksize(); |
Nobuhiro Iwamatsu | 483729c | 2014-11-19 14:26:33 +0900 | [diff] [blame] | 90 | |
Marek Vasut | 37381a2 | 2018-04-23 20:24:16 +0200 | [diff] [blame] | 91 | return 0; |
Nobuhiro Iwamatsu | ddbf303 | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 92 | } |
| 93 | |
Marek Vasut | 37381a2 | 2018-04-23 20:24:16 +0200 | [diff] [blame] | 94 | /* KSZ8041RNLI */ |
| 95 | #define PHY_CONTROL1 0x1E |
| 96 | #define PHY_LED_MODE 0xC0000 |
| 97 | #define PHY_LED_MODE_ACK 0x4000 |
| 98 | int board_phy_config(struct phy_device *phydev) |
Nobuhiro Iwamatsu | ddbf303 | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 99 | { |
Marek Vasut | 37381a2 | 2018-04-23 20:24:16 +0200 | [diff] [blame] | 100 | int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1); |
| 101 | ret &= ~PHY_LED_MODE; |
| 102 | ret |= PHY_LED_MODE_ACK; |
| 103 | ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret); |
Nobuhiro Iwamatsu | ddbf303 | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 104 | |
| 105 | return 0; |
| 106 | } |
| 107 | |
Nobuhiro Iwamatsu | ddbf303 | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 108 | void reset_cpu(ulong addr) |
| 109 | { |
Marek Vasut | 37381a2 | 2018-04-23 20:24:16 +0200 | [diff] [blame] | 110 | struct udevice *dev; |
| 111 | const u8 pmic_bus = 1; |
| 112 | const u8 pmic_addr = 0x58; |
| 113 | u8 data; |
| 114 | int ret; |
| 115 | |
| 116 | ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev); |
| 117 | if (ret) |
| 118 | hang(); |
| 119 | |
| 120 | ret = dm_i2c_read(dev, 0x13, &data, 1); |
| 121 | if (ret) |
| 122 | hang(); |
Nobuhiro Iwamatsu | ddbf303 | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 123 | |
Marek Vasut | 37381a2 | 2018-04-23 20:24:16 +0200 | [diff] [blame] | 124 | data |= BIT(1); |
| 125 | |
| 126 | ret = dm_i2c_write(dev, 0x13, &data, 1); |
| 127 | if (ret) |
| 128 | hang(); |
Nobuhiro Iwamatsu | ddbf303 | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 129 | } |
Nobuhiro Iwamatsu | f07b324 | 2014-12-09 16:20:04 +0900 | [diff] [blame] | 130 | |
Marek Vasut | 37381a2 | 2018-04-23 20:24:16 +0200 | [diff] [blame] | 131 | enum env_location env_get_location(enum env_operation op, int prio) |
| 132 | { |
| 133 | const u32 load_magic = 0xb33fc0de; |
Nobuhiro Iwamatsu | f07b324 | 2014-12-09 16:20:04 +0900 | [diff] [blame] | 134 | |
Marek Vasut | 37381a2 | 2018-04-23 20:24:16 +0200 | [diff] [blame] | 135 | /* Block environment access if loaded using JTAG */ |
| 136 | if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) && |
| 137 | (op != ENVOP_INIT)) |
| 138 | return ENVL_UNKNOWN; |
| 139 | |
| 140 | if (prio) |
| 141 | return ENVL_UNKNOWN; |
| 142 | |
| 143 | return ENVL_SPI_FLASH; |
| 144 | } |