Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Xilinx SPI driver |
| 3 | * |
Jagan Teki | 48a0dbd | 2015-06-27 00:51:27 +0530 | [diff] [blame] | 4 | * Supports 8 bit SPI transfers only, with or w/o FIFO |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 5 | * |
Jagan Teki | 48a0dbd | 2015-06-27 00:51:27 +0530 | [diff] [blame] | 6 | * Based on bfin_spi.c, by way of altera_spi.c |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 7 | * Copyright (c) 2015 Jagan Teki <jteki@openedev.com> |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 8 | * Copyright (c) 2012 Stephan Linz <linz@li-pro.net> |
Jagan Teki | 48a0dbd | 2015-06-27 00:51:27 +0530 | [diff] [blame] | 9 | * Copyright (c) 2010 Graeme Smecher <graeme.smecher@mail.mcgill.ca> |
| 10 | * Copyright (c) 2010 Thomas Chou <thomas@wytron.com.tw> |
| 11 | * Copyright (c) 2005-2008 Analog Devices Inc. |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 12 | * |
Jagannadha Sutradharudu Teki | d92799e | 2013-10-14 13:31:24 +0530 | [diff] [blame] | 13 | * SPDX-License-Identifier: GPL-2.0+ |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 14 | */ |
Jagan Teki | 48a0dbd | 2015-06-27 00:51:27 +0530 | [diff] [blame] | 15 | |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 16 | #include <config.h> |
| 17 | #include <common.h> |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 18 | #include <dm.h> |
| 19 | #include <errno.h> |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 20 | #include <malloc.h> |
| 21 | #include <spi.h> |
Jagan Teki | 41fcbba | 2015-06-27 00:51:37 +0530 | [diff] [blame] | 22 | #include <asm/io.h> |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 23 | |
Jagan Teki | 23e281d | 2015-06-27 00:51:26 +0530 | [diff] [blame] | 24 | /* |
Jagan Teki | 48a0dbd | 2015-06-27 00:51:27 +0530 | [diff] [blame] | 25 | * [0]: http://www.xilinx.com/support/documentation |
Jagan Teki | 23e281d | 2015-06-27 00:51:26 +0530 | [diff] [blame] | 26 | * |
Jagan Teki | 48a0dbd | 2015-06-27 00:51:27 +0530 | [diff] [blame] | 27 | * Xilinx SPI Register Definitions |
Jagan Teki | 23e281d | 2015-06-27 00:51:26 +0530 | [diff] [blame] | 28 | * [1]: [0]/ip_documentation/xps_spi.pdf |
| 29 | * page 8, Register Descriptions |
| 30 | * [2]: [0]/ip_documentation/axi_spi_ds742.pdf |
| 31 | * page 7, Register Overview Table |
| 32 | */ |
Jagan Teki | 23e281d | 2015-06-27 00:51:26 +0530 | [diff] [blame] | 33 | |
| 34 | /* SPI Control Register (spicr), [1] p9, [2] p8 */ |
| 35 | #define SPICR_LSB_FIRST (1 << 9) |
| 36 | #define SPICR_MASTER_INHIBIT (1 << 8) |
| 37 | #define SPICR_MANUAL_SS (1 << 7) |
| 38 | #define SPICR_RXFIFO_RESEST (1 << 6) |
| 39 | #define SPICR_TXFIFO_RESEST (1 << 5) |
| 40 | #define SPICR_CPHA (1 << 4) |
| 41 | #define SPICR_CPOL (1 << 3) |
| 42 | #define SPICR_MASTER_MODE (1 << 2) |
| 43 | #define SPICR_SPE (1 << 1) |
| 44 | #define SPICR_LOOP (1 << 0) |
| 45 | |
| 46 | /* SPI Status Register (spisr), [1] p11, [2] p10 */ |
| 47 | #define SPISR_SLAVE_MODE_SELECT (1 << 5) |
| 48 | #define SPISR_MODF (1 << 4) |
| 49 | #define SPISR_TX_FULL (1 << 3) |
| 50 | #define SPISR_TX_EMPTY (1 << 2) |
| 51 | #define SPISR_RX_FULL (1 << 1) |
| 52 | #define SPISR_RX_EMPTY (1 << 0) |
| 53 | |
| 54 | /* SPI Data Transmit Register (spidtr), [1] p12, [2] p12 */ |
| 55 | #define SPIDTR_8BIT_MASK (0xff << 0) |
| 56 | #define SPIDTR_16BIT_MASK (0xffff << 0) |
| 57 | #define SPIDTR_32BIT_MASK (0xffffffff << 0) |
| 58 | |
| 59 | /* SPI Data Receive Register (spidrr), [1] p12, [2] p12 */ |
| 60 | #define SPIDRR_8BIT_MASK (0xff << 0) |
| 61 | #define SPIDRR_16BIT_MASK (0xffff << 0) |
| 62 | #define SPIDRR_32BIT_MASK (0xffffffff << 0) |
| 63 | |
| 64 | /* SPI Slave Select Register (spissr), [1] p13, [2] p13 */ |
| 65 | #define SPISSR_MASK(cs) (1 << (cs)) |
| 66 | #define SPISSR_ACT(cs) ~SPISSR_MASK(cs) |
| 67 | #define SPISSR_OFF ~0UL |
| 68 | |
Jagan Teki | 23e281d | 2015-06-27 00:51:26 +0530 | [diff] [blame] | 69 | /* SPI Software Reset Register (ssr) */ |
| 70 | #define SPISSR_RESET_VALUE 0x0a |
| 71 | |
Jagan Teki | 48a0dbd | 2015-06-27 00:51:27 +0530 | [diff] [blame] | 72 | #define XILSPI_MAX_XFER_BITS 8 |
| 73 | #define XILSPI_SPICR_DFLT_ON (SPICR_MANUAL_SS | SPICR_MASTER_MODE | \ |
| 74 | SPICR_SPE) |
| 75 | #define XILSPI_SPICR_DFLT_OFF (SPICR_MASTER_INHIBIT | SPICR_MANUAL_SS) |
| 76 | |
| 77 | #ifndef CONFIG_XILINX_SPI_IDLE_VAL |
| 78 | #define CONFIG_XILINX_SPI_IDLE_VAL 0xff |
| 79 | #endif |
| 80 | |
| 81 | #ifndef CONFIG_SYS_XILINX_SPI_LIST |
| 82 | #define CONFIG_SYS_XILINX_SPI_LIST { CONFIG_SYS_SPI_BASE } |
| 83 | #endif |
| 84 | |
| 85 | /* xilinx spi register set */ |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 86 | struct xilinx_spi_regs { |
Jagan Teki | 48a0dbd | 2015-06-27 00:51:27 +0530 | [diff] [blame] | 87 | u32 __space0__[7]; |
| 88 | u32 dgier; /* Device Global Interrupt Enable Register (DGIER) */ |
| 89 | u32 ipisr; /* IP Interrupt Status Register (IPISR) */ |
| 90 | u32 __space1__; |
| 91 | u32 ipier; /* IP Interrupt Enable Register (IPIER) */ |
| 92 | u32 __space2__[5]; |
| 93 | u32 srr; /* Softare Reset Register (SRR) */ |
| 94 | u32 __space3__[7]; |
| 95 | u32 spicr; /* SPI Control Register (SPICR) */ |
| 96 | u32 spisr; /* SPI Status Register (SPISR) */ |
| 97 | u32 spidtr; /* SPI Data Transmit Register (SPIDTR) */ |
| 98 | u32 spidrr; /* SPI Data Receive Register (SPIDRR) */ |
| 99 | u32 spissr; /* SPI Slave Select Register (SPISSR) */ |
| 100 | u32 spitfor; /* SPI Transmit FIFO Occupancy Register (SPITFOR) */ |
| 101 | u32 spirfor; /* SPI Receive FIFO Occupancy Register (SPIRFOR) */ |
| 102 | }; |
| 103 | |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 104 | /* xilinx spi priv */ |
| 105 | struct xilinx_spi_priv { |
| 106 | struct xilinx_spi_regs *regs; |
Jagan Teki | 23e281d | 2015-06-27 00:51:26 +0530 | [diff] [blame] | 107 | unsigned int freq; |
| 108 | unsigned int mode; |
| 109 | }; |
| 110 | |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 111 | static unsigned long xilinx_spi_base_list[] = CONFIG_SYS_XILINX_SPI_LIST; |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 112 | static int xilinx_spi_probe(struct udevice *bus) |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 113 | { |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 114 | struct xilinx_spi_priv *priv = dev_get_priv(bus); |
| 115 | struct xilinx_spi_regs *regs = priv->regs; |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 116 | |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 117 | priv->regs = (struct xilinx_spi_regs *)xilinx_spi_base_list[bus->seq]; |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 118 | |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 119 | writel(SPISSR_RESET_VALUE, ®s->srr); |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 120 | |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 121 | return 0; |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 122 | } |
| 123 | |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 124 | static void spi_cs_activate(struct udevice *dev, uint cs) |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 125 | { |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 126 | struct udevice *bus = dev_get_parent(dev); |
| 127 | struct xilinx_spi_priv *priv = dev_get_priv(bus); |
| 128 | struct xilinx_spi_regs *regs = priv->regs; |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 129 | |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 130 | writel(SPISSR_ACT(cs), ®s->spissr); |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 131 | } |
| 132 | |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 133 | static void spi_cs_deactivate(struct udevice *dev) |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 134 | { |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 135 | struct udevice *bus = dev_get_parent(dev); |
| 136 | struct xilinx_spi_priv *priv = dev_get_priv(bus); |
| 137 | struct xilinx_spi_regs *regs = priv->regs; |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 138 | |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 139 | writel(SPISSR_OFF, ®s->spissr); |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 140 | } |
| 141 | |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 142 | static int xilinx_spi_claim_bus(struct udevice *dev) |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 143 | { |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 144 | struct udevice *bus = dev_get_parent(dev); |
| 145 | struct xilinx_spi_priv *priv = dev_get_priv(bus); |
| 146 | struct xilinx_spi_regs *regs = priv->regs; |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 147 | |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 148 | writel(SPISSR_OFF, ®s->spissr); |
| 149 | writel(XILSPI_SPICR_DFLT_ON, ®s->spicr); |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 150 | |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 151 | return 0; |
| 152 | } |
| 153 | |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 154 | static int xilinx_spi_release_bus(struct udevice *dev) |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 155 | { |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 156 | struct udevice *bus = dev_get_parent(dev); |
| 157 | struct xilinx_spi_priv *priv = dev_get_priv(bus); |
| 158 | struct xilinx_spi_regs *regs = priv->regs; |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 159 | |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 160 | writel(SPISSR_OFF, ®s->spissr); |
| 161 | writel(XILSPI_SPICR_DFLT_OFF, ®s->spicr); |
| 162 | |
| 163 | return 0; |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 164 | } |
| 165 | |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 166 | static int xilinx_spi_xfer(struct udevice *dev, unsigned int bitlen, |
| 167 | const void *dout, void *din, unsigned long flags) |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 168 | { |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 169 | struct udevice *bus = dev_get_parent(dev); |
| 170 | struct xilinx_spi_priv *priv = dev_get_priv(bus); |
| 171 | struct xilinx_spi_regs *regs = priv->regs; |
| 172 | struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev); |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 173 | /* assume spi core configured to do 8 bit transfers */ |
| 174 | unsigned int bytes = bitlen / XILSPI_MAX_XFER_BITS; |
| 175 | const unsigned char *txp = dout; |
| 176 | unsigned char *rxp = din; |
| 177 | unsigned rxecount = 17; /* max. 16 elements in FIFO, leftover 1 */ |
Michal Simek | f030d66 | 2014-01-22 09:48:55 +0100 | [diff] [blame] | 178 | unsigned global_timeout; |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 179 | |
Jagan Teki | 48a0dbd | 2015-06-27 00:51:27 +0530 | [diff] [blame] | 180 | debug("spi_xfer: bus:%i cs:%i bitlen:%i bytes:%i flags:%lx\n", |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 181 | bus->seq, slave_plat->cs, bitlen, bytes, flags); |
Jagan Teki | 48a0dbd | 2015-06-27 00:51:27 +0530 | [diff] [blame] | 182 | |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 183 | if (bitlen == 0) |
| 184 | goto done; |
| 185 | |
| 186 | if (bitlen % XILSPI_MAX_XFER_BITS) { |
Jagan Teki | 48a0dbd | 2015-06-27 00:51:27 +0530 | [diff] [blame] | 187 | printf("XILSPI warning: Not a multiple of %d bits\n", |
| 188 | XILSPI_MAX_XFER_BITS); |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 189 | flags |= SPI_XFER_END; |
| 190 | goto done; |
| 191 | } |
| 192 | |
| 193 | /* empty read buffer */ |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 194 | while (rxecount && !(readl(®s->spisr) & SPISR_RX_EMPTY)) { |
| 195 | readl(®s->spidrr); |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 196 | rxecount--; |
| 197 | } |
| 198 | |
| 199 | if (!rxecount) { |
Jagan Teki | 48a0dbd | 2015-06-27 00:51:27 +0530 | [diff] [blame] | 200 | printf("XILSPI error: Rx buffer not empty\n"); |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 201 | return -1; |
| 202 | } |
| 203 | |
| 204 | if (flags & SPI_XFER_BEGIN) |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 205 | spi_cs_activate(dev, slave_plat->cs); |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 206 | |
Michal Simek | f030d66 | 2014-01-22 09:48:55 +0100 | [diff] [blame] | 207 | /* at least 1usec or greater, leftover 1 */ |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 208 | global_timeout = priv->freq > XILSPI_MAX_XFER_BITS * 1000000 ? 2 : |
| 209 | (XILSPI_MAX_XFER_BITS * 1000000 / priv->freq) + 1; |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 210 | |
Michal Simek | f030d66 | 2014-01-22 09:48:55 +0100 | [diff] [blame] | 211 | while (bytes--) { |
| 212 | unsigned timeout = global_timeout; |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 213 | /* get Tx element from data out buffer and count up */ |
| 214 | unsigned char d = txp ? *txp++ : CONFIG_XILINX_SPI_IDLE_VAL; |
Jagan Teki | 48a0dbd | 2015-06-27 00:51:27 +0530 | [diff] [blame] | 215 | debug("spi_xfer: tx:%x ", d); |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 216 | |
| 217 | /* write out and wait for processing (receive data) */ |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 218 | writel(d & SPIDTR_8BIT_MASK, ®s->spidtr); |
| 219 | while (timeout && readl(®s->spisr) |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 220 | & SPISR_RX_EMPTY) { |
| 221 | timeout--; |
| 222 | udelay(1); |
| 223 | } |
| 224 | |
| 225 | if (!timeout) { |
Jagan Teki | 48a0dbd | 2015-06-27 00:51:27 +0530 | [diff] [blame] | 226 | printf("XILSPI error: Xfer timeout\n"); |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 227 | return -1; |
| 228 | } |
| 229 | |
| 230 | /* read Rx element and push into data in buffer */ |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 231 | d = readl(®s->spidrr) & SPIDRR_8BIT_MASK; |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 232 | if (rxp) |
| 233 | *rxp++ = d; |
Jagan Teki | 48a0dbd | 2015-06-27 00:51:27 +0530 | [diff] [blame] | 234 | debug("spi_xfer: rx:%x\n", d); |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 235 | } |
| 236 | |
| 237 | done: |
| 238 | if (flags & SPI_XFER_END) |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 239 | spi_cs_deactivate(dev); |
Stephan Linz | fc77d51 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 240 | |
| 241 | return 0; |
| 242 | } |
Jagan Teki | fdc2b3d | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 243 | |
| 244 | static int xilinx_spi_set_speed(struct udevice *bus, uint speed) |
| 245 | { |
| 246 | struct xilinx_spi_priv *priv = dev_get_priv(bus); |
| 247 | |
| 248 | priv->freq = speed; |
| 249 | |
| 250 | debug("xilinx_spi_set_speed: regs=%p, mode=%d\n", priv->regs, |
| 251 | priv->freq); |
| 252 | |
| 253 | return 0; |
| 254 | } |
| 255 | |
| 256 | static int xilinx_spi_set_mode(struct udevice *bus, uint mode) |
| 257 | { |
| 258 | struct xilinx_spi_priv *priv = dev_get_priv(bus); |
| 259 | struct xilinx_spi_regs *regs = priv->regs; |
| 260 | uint32_t spicr; |
| 261 | |
| 262 | spicr = readl(®s->spicr); |
| 263 | if (priv->mode & SPI_LSB_FIRST) |
| 264 | spicr |= SPICR_LSB_FIRST; |
| 265 | if (priv->mode & SPI_CPHA) |
| 266 | spicr |= SPICR_CPHA; |
| 267 | if (priv->mode & SPI_CPOL) |
| 268 | spicr |= SPICR_CPOL; |
| 269 | if (priv->mode & SPI_LOOP) |
| 270 | spicr |= SPICR_LOOP; |
| 271 | |
| 272 | writel(spicr, ®s->spicr); |
| 273 | priv->mode = mode; |
| 274 | |
| 275 | debug("xilinx_spi_set_mode: regs=%p, mode=%d\n", priv->regs, |
| 276 | priv->mode); |
| 277 | |
| 278 | return 0; |
| 279 | } |
| 280 | |
| 281 | static const struct dm_spi_ops xilinx_spi_ops = { |
| 282 | .claim_bus = xilinx_spi_claim_bus, |
| 283 | .release_bus = xilinx_spi_release_bus, |
| 284 | .xfer = xilinx_spi_xfer, |
| 285 | .set_speed = xilinx_spi_set_speed, |
| 286 | .set_mode = xilinx_spi_set_mode, |
| 287 | }; |
| 288 | |
| 289 | static const struct udevice_id xilinx_spi_ids[] = { |
| 290 | { .compatible = "xlnx,xilinx-spi" }, |
| 291 | { } |
| 292 | }; |
| 293 | |
| 294 | U_BOOT_DRIVER(xilinx_spi) = { |
| 295 | .name = "xilinx_spi", |
| 296 | .id = UCLASS_SPI, |
| 297 | .of_match = xilinx_spi_ids, |
| 298 | .ops = &xilinx_spi_ops, |
| 299 | .priv_auto_alloc_size = sizeof(struct xilinx_spi_priv), |
| 300 | .probe = xilinx_spi_probe, |
| 301 | }; |