blob: 8d1b562dca1c4f726fe19773b47373b424ec2547 [file] [log] [blame]
wdenkf6f96f72003-07-15 20:04:06 +00001/*
2 * (C) Copyright 2002
3 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4 * Marius Groeger <mgroeger@sysgo.de>
5 *
6 * (C) Copyright 2002
7 * Gary Jennejohn, DENX Software Engineering, <gj@denx.de>
8 *
9 * See file CREDITS for list of people who contributed to this
10 * project.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * MA 02111-1307 USA
26 */
27
28/*
29 * CPU specific code
30 */
31
32#include <common.h>
33#include <command.h>
34#include <arm925t.h>
Jean-Christophe PLAGNIOL-VILLARD9053b5a2009-04-05 13:02:43 +020035#include <asm/system.h>
wdenkf6f96f72003-07-15 20:04:06 +000036
Wolfgang Denk6405a152006-03-31 18:32:53 +020037#ifdef CONFIG_USE_IRQ
38DECLARE_GLOBAL_DATA_PTR;
39#endif
40
wdenkf6f96f72003-07-15 20:04:06 +000041static void cp_delay (void)
42{
43 volatile int i;
44
45 /* Many OMAP regs need at least 2 nops */
46 for (i = 0; i < 100; i++);
47}
48
wdenkf6f96f72003-07-15 20:04:06 +000049int cpu_init (void)
50{
51 /*
wdenkc0aa5c52003-12-06 19:49:23 +000052 * setup up stacks if necessary
wdenkf6f96f72003-07-15 20:04:06 +000053 */
54#ifdef CONFIG_USE_IRQ
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055 IRQ_STACK_START = _armboot_start - CONFIG_SYS_MALLOC_LEN - CONFIG_SYS_GBL_DATA_SIZE - 4;
wdenkc0aa5c52003-12-06 19:49:23 +000056 FIQ_STACK_START = IRQ_STACK_START - CONFIG_STACKSIZE_IRQ;
57#endif
58 return 0;
wdenkf6f96f72003-07-15 20:04:06 +000059}
60
61int cleanup_before_linux (void)
62{
63 /*
64 * this function is called just before we call linux
65 * it prepares the processor for linux
66 *
67 * we turn off caches etc ...
68 */
69
70 unsigned long i;
71
72 disable_interrupts ();
73
74 /* turn off I/D-cache */
75 asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
Jean-Christophe PLAGNIOL-VILLARD9053b5a2009-04-05 13:02:43 +020076 i &= ~(CR_C | CR_I);
wdenkf6f96f72003-07-15 20:04:06 +000077 asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
78
79 /* flush I/D-cache */
80 i = 0;
81 asm ("mcr p15, 0, %0, c7, c7, 0": :"r" (i));
82 return (0);
83}
84
85int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
86{
wdenkf6f96f72003-07-15 20:04:06 +000087 disable_interrupts ();
88 reset_cpu (0);
89 /*NOTREACHED*/
90 return (0);
91}
92
93void icache_enable (void)
94{
95 ulong reg;
96
Jean-Christophe PLAGNIOL-VILLARD9053b5a2009-04-05 13:02:43 +020097 reg = get_cr (); /* get control reg. */
wdenkf6f96f72003-07-15 20:04:06 +000098 cp_delay ();
Jean-Christophe PLAGNIOL-VILLARD9053b5a2009-04-05 13:02:43 +020099 set_cr (reg | CR_I);
wdenkf6f96f72003-07-15 20:04:06 +0000100}
101
102void icache_disable (void)
103{
104 ulong reg;
105
Jean-Christophe PLAGNIOL-VILLARD9053b5a2009-04-05 13:02:43 +0200106 reg = get_cr ();
wdenkf6f96f72003-07-15 20:04:06 +0000107 cp_delay ();
Jean-Christophe PLAGNIOL-VILLARD9053b5a2009-04-05 13:02:43 +0200108 set_cr (reg & ~CR_I);
wdenkf6f96f72003-07-15 20:04:06 +0000109}
110
111int icache_status (void)
112{
Jean-Christophe PLAGNIOL-VILLARD9053b5a2009-04-05 13:02:43 +0200113 return (get_cr () & CR_I) != 0;
wdenkf6f96f72003-07-15 20:04:06 +0000114}