blob: be3e842dcc30fddb2af2f47094f6fa0cd8ab1966 [file] [log] [blame]
Michael Trimarchi241f7512008-11-28 13:20:46 +01001/*-
2 * Copyright (c) 2007-2008, Juniper Networks, Inc.
michael0a326102008-12-10 17:55:19 +01003 * Copyright (c) 2008, Excito Elektronik i Skåne AB
Remy Böhmer33e87482008-12-13 22:51:58 +01004 * Copyright (c) 2008, Michael Trimarchi <trimarchimichael@yahoo.it>
5 *
Michael Trimarchi241f7512008-11-28 13:20:46 +01006 * All rights reserved.
7 *
Simon Glass1b2e3652015-07-06 16:47:42 -06008 * SPDX-License-Identifier: GPL-2.0
Michael Trimarchi241f7512008-11-28 13:20:46 +01009 */
Michael Trimarchi241f7512008-11-28 13:20:46 +010010#include <common.h>
Simon Glassa194b252015-03-25 12:22:29 -060011#include <dm.h>
Patrick Georgie55fdac2013-03-06 14:08:31 +000012#include <errno.h>
michael0a326102008-12-10 17:55:19 +010013#include <asm/byteorder.h>
Lucas Stach835e11e2012-09-06 08:00:13 +020014#include <asm/unaligned.h>
Michael Trimarchi241f7512008-11-28 13:20:46 +010015#include <usb.h>
16#include <asm/io.h>
michael0a326102008-12-10 17:55:19 +010017#include <malloc.h>
Simon Glass2dd337a2015-09-02 17:24:58 -060018#include <memalign.h>
Stefan Roese86b34cf2010-11-26 15:43:28 +010019#include <watchdog.h>
Patrick Georgie55fdac2013-03-06 14:08:31 +000020#include <linux/compiler.h>
Jean-Christophe PLAGNIOL-VILLARD8f6bcf42009-04-03 12:46:58 +020021
22#include "ehci.h"
Michael Trimarchi241f7512008-11-28 13:20:46 +010023
Lucas Stach3494a4c2012-09-26 00:14:35 +020024#ifndef CONFIG_USB_MAX_CONTROLLER_COUNT
25#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
26#endif
Michael Trimarchi241f7512008-11-28 13:20:46 +010027
Julius Werner5c1a1ad2013-09-24 10:53:07 -070028/*
29 * EHCI spec page 20 says that the HC may take up to 16 uFrames (= 4ms) to halt.
30 * Let's time out after 8 to have a little safety margin on top of that.
31 */
32#define HCHALT_TIMEOUT (8 * 1000)
33
Simon Glassa194b252015-03-25 12:22:29 -060034#ifndef CONFIG_DM_USB
Marek Vasutfd349a12013-07-10 03:16:31 +020035static struct ehci_ctrl ehcic[CONFIG_USB_MAX_CONTROLLER_COUNT];
Simon Glassa194b252015-03-25 12:22:29 -060036#endif
Tom Rini2cabcf72012-07-15 22:14:24 +000037
38#define ALIGN_END_ADDR(type, ptr, size) \
Rob Herringf14d54b2015-03-17 15:46:37 -050039 ((unsigned long)(ptr) + roundup((size) * sizeof(type), USB_DMA_MINALIGN))
Michael Trimarchi241f7512008-11-28 13:20:46 +010040
michael0a326102008-12-10 17:55:19 +010041static struct descriptor {
42 struct usb_hub_descriptor hub;
43 struct usb_device_descriptor device;
44 struct usb_linux_config_descriptor config;
45 struct usb_linux_interface_descriptor interface;
46 struct usb_endpoint_descriptor endpoint;
47} __attribute__ ((packed)) descriptor = {
48 {
49 0x8, /* bDescLength */
50 0x29, /* bDescriptorType: hub descriptor */
51 2, /* bNrPorts -- runtime modified */
52 0, /* wHubCharacteristics */
Vincent Palatin8277b502011-12-05 14:52:22 -080053 10, /* bPwrOn2PwrGood */
michael0a326102008-12-10 17:55:19 +010054 0, /* bHubCntrCurrent */
Bin Meng0d66b3a2017-07-19 21:50:00 +080055 { /* Device removable */
56 } /* at most 7 ports! XXX */
michael0a326102008-12-10 17:55:19 +010057 },
58 {
59 0x12, /* bLength */
60 1, /* bDescriptorType: UDESC_DEVICE */
Sergei Shtylyovfa30a272010-02-27 21:29:42 +030061 cpu_to_le16(0x0200), /* bcdUSB: v2.0 */
michael0a326102008-12-10 17:55:19 +010062 9, /* bDeviceClass: UDCLASS_HUB */
63 0, /* bDeviceSubClass: UDSUBCLASS_HUB */
64 1, /* bDeviceProtocol: UDPROTO_HSHUBSTT */
65 64, /* bMaxPacketSize: 64 bytes */
66 0x0000, /* idVendor */
67 0x0000, /* idProduct */
Sergei Shtylyovfa30a272010-02-27 21:29:42 +030068 cpu_to_le16(0x0100), /* bcdDevice */
michael0a326102008-12-10 17:55:19 +010069 1, /* iManufacturer */
70 2, /* iProduct */
71 0, /* iSerialNumber */
72 1 /* bNumConfigurations: 1 */
73 },
74 {
75 0x9,
76 2, /* bDescriptorType: UDESC_CONFIG */
77 cpu_to_le16(0x19),
78 1, /* bNumInterface */
79 1, /* bConfigurationValue */
80 0, /* iConfiguration */
81 0x40, /* bmAttributes: UC_SELF_POWER */
82 0 /* bMaxPower */
83 },
84 {
85 0x9, /* bLength */
86 4, /* bDescriptorType: UDESC_INTERFACE */
87 0, /* bInterfaceNumber */
88 0, /* bAlternateSetting */
89 1, /* bNumEndpoints */
90 9, /* bInterfaceClass: UICLASS_HUB */
91 0, /* bInterfaceSubClass: UISUBCLASS_HUB */
92 0, /* bInterfaceProtocol: UIPROTO_HSHUBSTT */
93 0 /* iInterface */
94 },
95 {
96 0x7, /* bLength */
97 5, /* bDescriptorType: UDESC_ENDPOINT */
98 0x81, /* bEndpointAddress:
99 * UE_DIR_IN | EHCI_INTR_ENDPT
100 */
101 3, /* bmAttributes: UE_INTERRUPT */
Tom Rix83b9e1d2009-10-31 12:37:38 -0500102 8, /* wMaxPacketSize */
michael0a326102008-12-10 17:55:19 +0100103 255 /* bInterval */
104 },
Michael Trimarchi241f7512008-11-28 13:20:46 +0100105};
106
Remy Böhmer33e87482008-12-13 22:51:58 +0100107#if defined(CONFIG_EHCI_IS_TDI)
108#define ehci_is_TDI() (1)
109#else
110#define ehci_is_TDI() (0)
111#endif
112
Simon Glasscb7cf602015-03-25 12:22:25 -0600113static struct ehci_ctrl *ehci_get_ctrl(struct usb_device *udev)
114{
Simon Glassa194b252015-03-25 12:22:29 -0600115#ifdef CONFIG_DM_USB
Hans de Goede6be39d12015-05-05 11:54:33 +0200116 return dev_get_priv(usb_get_bus(udev->dev));
Simon Glassa194b252015-03-25 12:22:29 -0600117#else
Simon Glasscb7cf602015-03-25 12:22:25 -0600118 return udev->controller;
Simon Glassa194b252015-03-25 12:22:29 -0600119#endif
Simon Glasscb7cf602015-03-25 12:22:25 -0600120}
121
Simon Glassdc9f3ed2015-03-25 12:22:27 -0600122static int ehci_get_port_speed(struct ehci_ctrl *ctrl, uint32_t reg)
Jim Lin54f3dfe2013-03-27 00:52:32 +0000123{
124 return PORTSC_PSPD(reg);
125}
126
Simon Glassdc9f3ed2015-03-25 12:22:27 -0600127static void ehci_set_usbmode(struct ehci_ctrl *ctrl)
Jim Lin54f3dfe2013-03-27 00:52:32 +0000128{
129 uint32_t tmp;
130 uint32_t *reg_ptr;
131
Simon Glass2d387ab2015-03-25 12:22:23 -0600132 reg_ptr = (uint32_t *)((u8 *)&ctrl->hcor->or_usbcmd + USBMODE);
Jim Lin54f3dfe2013-03-27 00:52:32 +0000133 tmp = ehci_readl(reg_ptr);
134 tmp |= USBMODE_CM_HC;
135#if defined(CONFIG_EHCI_MMIO_BIG_ENDIAN)
136 tmp |= USBMODE_BE;
Marek Vasutd9fa0482016-01-23 21:04:46 +0100137#else
138 tmp &= ~USBMODE_BE;
Jim Lin54f3dfe2013-03-27 00:52:32 +0000139#endif
140 ehci_writel(reg_ptr, tmp);
141}
142
Simon Glassdc9f3ed2015-03-25 12:22:27 -0600143static void ehci_powerup_fixup(struct ehci_ctrl *ctrl, uint32_t *status_reg,
Simon Glasscc0dc6b2015-03-25 12:22:21 -0600144 uint32_t *reg)
Marek Vasut09734772011-07-11 02:37:01 +0200145{
146 mdelay(50);
147}
148
Simon Glassdc9f3ed2015-03-25 12:22:27 -0600149static uint32_t *ehci_get_portsc_register(struct ehci_ctrl *ctrl, int port)
Simon Glass0bec1282015-03-25 12:22:17 -0600150{
Bin Mengc6336ee2017-07-19 21:50:05 +0800151 int max_ports = HCS_N_PORTS(ehci_readl(&ctrl->hccr->cr_hcsparams));
152
153 if (port < 0 || port >= max_ports) {
Simon Glass0bec1282015-03-25 12:22:17 -0600154 /* Printing the message would cause a scan failure! */
Bin Mengc6336ee2017-07-19 21:50:05 +0800155 debug("The request port(%u) exceeds maximum port number\n",
156 port);
Simon Glass0bec1282015-03-25 12:22:17 -0600157 return NULL;
158 }
159
Simon Glassdfbf1862015-03-25 12:22:24 -0600160 return (uint32_t *)&ctrl->hcor->or_portsc[port];
Simon Glass0bec1282015-03-25 12:22:17 -0600161}
162
Michael Trimarchi6d4b91c2008-12-31 10:33:22 +0100163static int handshake(uint32_t *ptr, uint32_t mask, uint32_t done, int usec)
michael0a326102008-12-10 17:55:19 +0100164{
michael0bf2a032008-12-11 13:43:55 +0100165 uint32_t result;
166 do {
167 result = ehci_readl(ptr);
Wolfgang Denkcdc5a7a2010-10-22 14:23:00 +0200168 udelay(5);
michael0bf2a032008-12-11 13:43:55 +0100169 if (result == ~(uint32_t)0)
170 return -1;
171 result &= mask;
172 if (result == done)
173 return 0;
Michael Trimarchi6d4b91c2008-12-31 10:33:22 +0100174 usec--;
175 } while (usec > 0);
michael0bf2a032008-12-11 13:43:55 +0100176 return -1;
177}
178
Simon Glass302696b2015-03-25 12:22:28 -0600179static int ehci_reset(struct ehci_ctrl *ctrl)
michael0bf2a032008-12-11 13:43:55 +0100180{
181 uint32_t cmd;
michael0bf2a032008-12-11 13:43:55 +0100182 int ret = 0;
183
Simon Glass302696b2015-03-25 12:22:28 -0600184 cmd = ehci_readl(&ctrl->hcor->or_usbcmd);
Stefan Roese745af442010-11-26 15:44:00 +0100185 cmd = (cmd & ~CMD_RUN) | CMD_RESET;
Simon Glass302696b2015-03-25 12:22:28 -0600186 ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
187 ret = handshake((uint32_t *)&ctrl->hcor->or_usbcmd,
Lucas Stach3494a4c2012-09-26 00:14:35 +0200188 CMD_RESET, 0, 250 * 1000);
michael0bf2a032008-12-11 13:43:55 +0100189 if (ret < 0) {
190 printf("EHCI fail to reset\n");
191 goto out;
192 }
193
Jim Lin54f3dfe2013-03-27 00:52:32 +0000194 if (ehci_is_TDI())
Simon Glass302696b2015-03-25 12:22:28 -0600195 ctrl->ops.set_usb_mode(ctrl);
Simon Glass5978cdb2012-02-27 10:52:47 +0000196
197#ifdef CONFIG_USB_EHCI_TXFIFO_THRESH
Simon Glass302696b2015-03-25 12:22:28 -0600198 cmd = ehci_readl(&ctrl->hcor->or_txfilltuning);
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200199 cmd &= ~TXFIFO_THRESH_MASK;
Simon Glass5978cdb2012-02-27 10:52:47 +0000200 cmd |= TXFIFO_THRESH(CONFIG_USB_EHCI_TXFIFO_THRESH);
Simon Glass302696b2015-03-25 12:22:28 -0600201 ehci_writel(&ctrl->hcor->or_txfilltuning, cmd);
Simon Glass5978cdb2012-02-27 10:52:47 +0000202#endif
michael0bf2a032008-12-11 13:43:55 +0100203out:
204 return ret;
michael0a326102008-12-10 17:55:19 +0100205}
Michael Trimarchi241f7512008-11-28 13:20:46 +0100206
Julius Werner5c1a1ad2013-09-24 10:53:07 -0700207static int ehci_shutdown(struct ehci_ctrl *ctrl)
208{
209 int i, ret = 0;
210 uint32_t cmd, reg;
Bin Mengc6336ee2017-07-19 21:50:05 +0800211 int max_ports = HCS_N_PORTS(ehci_readl(&ctrl->hccr->cr_hcsparams));
Julius Werner5c1a1ad2013-09-24 10:53:07 -0700212
Marek Vasut919d00a2013-12-14 02:03:11 +0100213 if (!ctrl || !ctrl->hcor)
214 return -EINVAL;
215
Julius Werner5c1a1ad2013-09-24 10:53:07 -0700216 cmd = ehci_readl(&ctrl->hcor->or_usbcmd);
Peng Fanba397ba2016-06-15 13:15:46 +0800217 /* If not run, directly return */
218 if (!(cmd & CMD_RUN))
219 return 0;
Julius Werner5c1a1ad2013-09-24 10:53:07 -0700220 cmd &= ~(CMD_PSE | CMD_ASE);
221 ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
222 ret = handshake(&ctrl->hcor->or_usbsts, STS_ASS | STS_PSS, 0,
223 100 * 1000);
224
225 if (!ret) {
Bin Mengc6336ee2017-07-19 21:50:05 +0800226 for (i = 0; i < max_ports; i++) {
Julius Werner5c1a1ad2013-09-24 10:53:07 -0700227 reg = ehci_readl(&ctrl->hcor->or_portsc[i]);
228 reg |= EHCI_PS_SUSP;
229 ehci_writel(&ctrl->hcor->or_portsc[i], reg);
230 }
231
232 cmd &= ~CMD_RUN;
233 ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
234 ret = handshake(&ctrl->hcor->or_usbsts, STS_HALT, STS_HALT,
235 HCHALT_TIMEOUT);
236 }
237
238 if (ret)
239 puts("EHCI failed to shut down host controller.\n");
240
241 return ret;
242}
243
Michael Trimarchi241f7512008-11-28 13:20:46 +0100244static int ehci_td_buffer(struct qTD *td, void *buf, size_t sz)
245{
Marek Vasutff24dc32012-04-09 04:07:46 +0200246 uint32_t delta, next;
Marek Vasutcadf42c2016-02-26 19:23:27 +0100247 unsigned long addr = (unsigned long)buf;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100248 int idx;
249
Ilya Yanokfb113712012-07-15 04:43:49 +0000250 if (addr != ALIGN(addr, ARCH_DMA_MINALIGN))
Marek Vasutff24dc32012-04-09 04:07:46 +0200251 debug("EHCI-HCD: Misaligned buffer address (%p)\n", buf);
252
Ilya Yanokfb113712012-07-15 04:43:49 +0000253 flush_dcache_range(addr, ALIGN(addr + sz, ARCH_DMA_MINALIGN));
254
Michael Trimarchi241f7512008-11-28 13:20:46 +0100255 idx = 0;
Benoît Thébaudeaue68f48a2012-07-19 22:16:38 +0200256 while (idx < QT_BUFFER_CNT) {
Marek Vasutdf0b6242016-01-23 21:04:46 +0100257 td->qt_buffer[idx] = cpu_to_hc32(virt_to_phys((void *)addr));
Wolfgang Denkebb829f2010-10-19 16:13:15 +0200258 td->qt_buffer_hi[idx] = 0;
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200259 next = (addr + EHCI_PAGE_SIZE) & ~(EHCI_PAGE_SIZE - 1);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100260 delta = next - addr;
261 if (delta >= sz)
262 break;
263 sz -= delta;
264 addr = next;
265 idx++;
266 }
267
Benoît Thébaudeaue68f48a2012-07-19 22:16:38 +0200268 if (idx == QT_BUFFER_CNT) {
Rob Herringf14d54b2015-03-17 15:46:37 -0500269 printf("out of buffer pointers (%zu bytes left)\n", sz);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100270 return -1;
271 }
272
273 return 0;
274}
275
Ilya Yanoka1cf10f2012-11-06 13:48:20 +0000276static inline u8 ehci_encode_speed(enum usb_device_speed speed)
277{
278 #define QH_HIGH_SPEED 2
279 #define QH_FULL_SPEED 0
280 #define QH_LOW_SPEED 1
281 if (speed == USB_SPEED_HIGH)
282 return QH_HIGH_SPEED;
283 if (speed == USB_SPEED_LOW)
284 return QH_LOW_SPEED;
285 return QH_FULL_SPEED;
286}
287
Simon Glassa194b252015-03-25 12:22:29 -0600288static void ehci_update_endpt2_dev_n_port(struct usb_device *udev,
Hans de Goededa166772014-09-20 16:51:22 +0200289 struct QH *qh)
290{
Stefan Brünsa0105682015-12-22 01:21:03 +0100291 uint8_t portnr = 0;
292 uint8_t hubaddr = 0;
Hans de Goededa166772014-09-20 16:51:22 +0200293
Simon Glassa194b252015-03-25 12:22:29 -0600294 if (udev->speed != USB_SPEED_LOW && udev->speed != USB_SPEED_FULL)
Hans de Goededa166772014-09-20 16:51:22 +0200295 return;
296
Stefan Brünsa0105682015-12-22 01:21:03 +0100297 usb_find_usb2_hub_address_port(udev, &hubaddr, &portnr);
Hans de Goededa166772014-09-20 16:51:22 +0200298
Stefan Brünsa0105682015-12-22 01:21:03 +0100299 qh->qh_endpt2 |= cpu_to_hc32(QH_ENDPT2_PORTNUM(portnr) |
300 QH_ENDPT2_HUBADDR(hubaddr));
Hans de Goededa166772014-09-20 16:51:22 +0200301}
302
Michael Trimarchi241f7512008-11-28 13:20:46 +0100303static int
304ehci_submit_async(struct usb_device *dev, unsigned long pipe, void *buffer,
305 int length, struct devrequest *req)
306{
Tom Rini2cabcf72012-07-15 22:14:24 +0000307 ALLOC_ALIGN_BUFFER(struct QH, qh, 1, USB_DMA_MINALIGN);
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200308 struct qTD *qtd;
309 int qtd_count = 0;
Marek Vasut4f668312012-04-08 23:32:05 +0200310 int qtd_counter = 0;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100311 volatile struct qTD *vtd;
312 unsigned long ts;
313 uint32_t *tdp;
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200314 uint32_t endpt, maxpacket, token, usbsts;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100315 uint32_t c, toggle;
michael0a326102008-12-10 17:55:19 +0100316 uint32_t cmd;
Simon Glassfd7f5132011-02-07 14:42:16 -0800317 int timeout;
Michael Trimarchi6d4b91c2008-12-31 10:33:22 +0100318 int ret = 0;
Simon Glasscb7cf602015-03-25 12:22:25 -0600319 struct ehci_ctrl *ctrl = ehci_get_ctrl(dev);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100320
michael0a326102008-12-10 17:55:19 +0100321 debug("dev=%p, pipe=%lx, buffer=%p, length=%d, req=%p\n", dev, pipe,
Michael Trimarchi241f7512008-11-28 13:20:46 +0100322 buffer, length, req);
323 if (req != NULL)
michael0a326102008-12-10 17:55:19 +0100324 debug("req=%u (%#x), type=%u (%#x), value=%u (%#x), index=%u\n",
Michael Trimarchi241f7512008-11-28 13:20:46 +0100325 req->request, req->request,
326 req->requesttype, req->requesttype,
327 le16_to_cpu(req->value), le16_to_cpu(req->value),
michael0a326102008-12-10 17:55:19 +0100328 le16_to_cpu(req->index));
Michael Trimarchi241f7512008-11-28 13:20:46 +0100329
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200330#define PKT_ALIGN 512
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200331 /*
332 * The USB transfer is split into qTD transfers. Eeach qTD transfer is
333 * described by a transfer descriptor (the qTD). The qTDs form a linked
334 * list with a queue head (QH).
335 *
336 * Each qTD transfer starts with a new USB packet, i.e. a packet cannot
337 * have its beginning in a qTD transfer and its end in the following
338 * one, so the qTD transfer lengths have to be chosen accordingly.
339 *
340 * Each qTD transfer uses up to QT_BUFFER_CNT data buffers, mapped to
341 * single pages. The first data buffer can start at any offset within a
342 * page (not considering the cache-line alignment issues), while the
343 * following buffers must be page-aligned. There is no alignment
344 * constraint on the size of a qTD transfer.
345 */
346 if (req != NULL)
347 /* 1 qTD will be needed for SETUP, and 1 for ACK. */
348 qtd_count += 1 + 1;
349 if (length > 0 || req == NULL) {
350 /*
351 * Determine the qTD transfer size that will be used for the
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200352 * data payload (not considering the first qTD transfer, which
353 * may be longer or shorter, and the final one, which may be
354 * shorter).
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200355 *
356 * In order to keep each packet within a qTD transfer, the qTD
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200357 * transfer size is aligned to PKT_ALIGN, which is a multiple of
358 * wMaxPacketSize (except in some cases for interrupt transfers,
359 * see comment in submit_int_msg()).
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200360 *
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200361 * By default, i.e. if the input buffer is aligned to PKT_ALIGN,
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200362 * QT_BUFFER_CNT full pages will be used.
363 */
364 int xfr_sz = QT_BUFFER_CNT;
365 /*
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200366 * However, if the input buffer is not aligned to PKT_ALIGN, the
367 * qTD transfer size will be one page shorter, and the first qTD
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200368 * data buffer of each transfer will be page-unaligned.
369 */
Rob Herringf14d54b2015-03-17 15:46:37 -0500370 if ((unsigned long)buffer & (PKT_ALIGN - 1))
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200371 xfr_sz--;
372 /* Convert the qTD transfer size to bytes. */
373 xfr_sz *= EHCI_PAGE_SIZE;
374 /*
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200375 * Approximate by excess the number of qTDs that will be
376 * required for the data payload. The exact formula is way more
377 * complicated and saves at most 2 qTDs, i.e. a total of 128
378 * bytes.
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200379 */
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200380 qtd_count += 2 + length / xfr_sz;
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200381 }
382/*
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200383 * Threshold value based on the worst-case total size of the allocated qTDs for
384 * a mass-storage transfer of 65535 blocks of 512 bytes.
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200385 */
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200386#if CONFIG_SYS_MALLOC_LEN <= 64 + 128 * 1024
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200387#warning CONFIG_SYS_MALLOC_LEN may be too small for EHCI
388#endif
389 qtd = memalign(USB_DMA_MINALIGN, qtd_count * sizeof(struct qTD));
390 if (qtd == NULL) {
391 printf("unable to allocate TDs\n");
392 return -1;
393 }
394
Tom Rini2cabcf72012-07-15 22:14:24 +0000395 memset(qh, 0, sizeof(struct QH));
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200396 memset(qtd, 0, qtd_count * sizeof(*qtd));
Marek Vasut4f668312012-04-08 23:32:05 +0200397
Marek Vasutff24dc32012-04-09 04:07:46 +0200398 toggle = usb_gettoggle(dev, usb_pipeendpoint(pipe), usb_pipeout(pipe));
399
Marek Vasut285c8b32012-04-09 04:13:00 +0200400 /*
401 * Setup QH (3.6 in ehci-r10.pdf)
402 *
403 * qh_link ................. 03-00 H
404 * qh_endpt1 ............... 07-04 H
405 * qh_endpt2 ............... 0B-08 H
406 * - qh_curtd
407 * qh_overlay.qt_next ...... 13-10 H
408 * - qh_overlay.qt_altnext
409 */
Marek Vasutdf0b6242016-01-23 21:04:46 +0100410 qh->qh_link = cpu_to_hc32(virt_to_phys(&ctrl->qh_list) | QH_LINK_TYPE_QH);
Ilya Yanoka1cf10f2012-11-06 13:48:20 +0000411 c = (dev->speed != USB_SPEED_HIGH) && !usb_pipeendpoint(pipe);
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200412 maxpacket = usb_maxpacket(dev, pipe);
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200413 endpt = QH_ENDPT1_RL(8) | QH_ENDPT1_C(c) |
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200414 QH_ENDPT1_MAXPKTLEN(maxpacket) | QH_ENDPT1_H(0) |
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200415 QH_ENDPT1_DTC(QH_ENDPT1_DTC_DT_FROM_QTD) |
Ilya Yanoka1cf10f2012-11-06 13:48:20 +0000416 QH_ENDPT1_EPS(ehci_encode_speed(dev->speed)) |
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200417 QH_ENDPT1_ENDPT(usb_pipeendpoint(pipe)) | QH_ENDPT1_I(0) |
418 QH_ENDPT1_DEVADDR(usb_pipedevice(pipe));
Tom Rini2cabcf72012-07-15 22:14:24 +0000419 qh->qh_endpt1 = cpu_to_hc32(endpt);
Hans de Goededa166772014-09-20 16:51:22 +0200420 endpt = QH_ENDPT2_MULT(1) | QH_ENDPT2_UFCMASK(0) | QH_ENDPT2_UFSMASK(0);
Tom Rini2cabcf72012-07-15 22:14:24 +0000421 qh->qh_endpt2 = cpu_to_hc32(endpt);
Hans de Goededa166772014-09-20 16:51:22 +0200422 ehci_update_endpt2_dev_n_port(dev, qh);
Tom Rini2cabcf72012-07-15 22:14:24 +0000423 qh->qh_overlay.qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
Stephen Warren1907e5a2014-02-07 09:53:50 -0700424 qh->qh_overlay.qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100425
Tom Rini2cabcf72012-07-15 22:14:24 +0000426 tdp = &qh->qh_overlay.qt_next;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100427 if (req != NULL) {
Marek Vasut285c8b32012-04-09 04:13:00 +0200428 /*
429 * Setup request qTD (3.5 in ehci-r10.pdf)
430 *
431 * qt_next ................ 03-00 H
432 * qt_altnext ............. 07-04 H
433 * qt_token ............... 0B-08 H
434 *
435 * [ buffer, buffer_hi ] loaded with "req".
436 */
Marek Vasut4f668312012-04-08 23:32:05 +0200437 qtd[qtd_counter].qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
438 qtd[qtd_counter].qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200439 token = QT_TOKEN_DT(0) | QT_TOKEN_TOTALBYTES(sizeof(*req)) |
440 QT_TOKEN_IOC(0) | QT_TOKEN_CPAGE(0) | QT_TOKEN_CERR(3) |
441 QT_TOKEN_PID(QT_TOKEN_PID_SETUP) |
442 QT_TOKEN_STATUS(QT_TOKEN_STATUS_ACTIVE);
Marek Vasut4f668312012-04-08 23:32:05 +0200443 qtd[qtd_counter].qt_token = cpu_to_hc32(token);
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200444 if (ehci_td_buffer(&qtd[qtd_counter], req, sizeof(*req))) {
445 printf("unable to construct SETUP TD\n");
Michael Trimarchi241f7512008-11-28 13:20:46 +0100446 goto fail;
447 }
Marek Vasut285c8b32012-04-09 04:13:00 +0200448 /* Update previous qTD! */
Marek Vasutdf0b6242016-01-23 21:04:46 +0100449 *tdp = cpu_to_hc32(virt_to_phys(&qtd[qtd_counter]));
Marek Vasut4f668312012-04-08 23:32:05 +0200450 tdp = &qtd[qtd_counter++].qt_next;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100451 toggle = 1;
452 }
453
454 if (length > 0 || req == NULL) {
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200455 uint8_t *buf_ptr = buffer;
456 int left_length = length;
457
458 do {
459 /*
460 * Determine the size of this qTD transfer. By default,
461 * QT_BUFFER_CNT full pages can be used.
462 */
463 int xfr_bytes = QT_BUFFER_CNT * EHCI_PAGE_SIZE;
464 /*
465 * However, if the input buffer is not page-aligned, the
466 * portion of the first page before the buffer start
467 * offset within that page is unusable.
468 */
Rob Herringf14d54b2015-03-17 15:46:37 -0500469 xfr_bytes -= (unsigned long)buf_ptr & (EHCI_PAGE_SIZE - 1);
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200470 /*
471 * In order to keep each packet within a qTD transfer,
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200472 * align the qTD transfer size to PKT_ALIGN.
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200473 */
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200474 xfr_bytes &= ~(PKT_ALIGN - 1);
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200475 /*
476 * This transfer may be shorter than the available qTD
477 * transfer size that has just been computed.
478 */
479 xfr_bytes = min(xfr_bytes, left_length);
480
481 /*
482 * Setup request qTD (3.5 in ehci-r10.pdf)
483 *
484 * qt_next ................ 03-00 H
485 * qt_altnext ............. 07-04 H
486 * qt_token ............... 0B-08 H
487 *
488 * [ buffer, buffer_hi ] loaded with "buffer".
489 */
490 qtd[qtd_counter].qt_next =
491 cpu_to_hc32(QT_NEXT_TERMINATE);
492 qtd[qtd_counter].qt_altnext =
493 cpu_to_hc32(QT_NEXT_TERMINATE);
494 token = QT_TOKEN_DT(toggle) |
495 QT_TOKEN_TOTALBYTES(xfr_bytes) |
496 QT_TOKEN_IOC(req == NULL) | QT_TOKEN_CPAGE(0) |
497 QT_TOKEN_CERR(3) |
498 QT_TOKEN_PID(usb_pipein(pipe) ?
499 QT_TOKEN_PID_IN : QT_TOKEN_PID_OUT) |
500 QT_TOKEN_STATUS(QT_TOKEN_STATUS_ACTIVE);
501 qtd[qtd_counter].qt_token = cpu_to_hc32(token);
502 if (ehci_td_buffer(&qtd[qtd_counter], buf_ptr,
503 xfr_bytes)) {
504 printf("unable to construct DATA TD\n");
505 goto fail;
506 }
507 /* Update previous qTD! */
Marek Vasutdf0b6242016-01-23 21:04:46 +0100508 *tdp = cpu_to_hc32(virt_to_phys(&qtd[qtd_counter]));
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200509 tdp = &qtd[qtd_counter++].qt_next;
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200510 /*
511 * Data toggle has to be adjusted since the qTD transfer
512 * size is not always an even multiple of
513 * wMaxPacketSize.
514 */
515 if ((xfr_bytes / maxpacket) & 1)
516 toggle ^= 1;
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200517 buf_ptr += xfr_bytes;
518 left_length -= xfr_bytes;
519 } while (left_length > 0);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100520 }
521
522 if (req != NULL) {
Marek Vasut285c8b32012-04-09 04:13:00 +0200523 /*
524 * Setup request qTD (3.5 in ehci-r10.pdf)
525 *
526 * qt_next ................ 03-00 H
527 * qt_altnext ............. 07-04 H
528 * qt_token ............... 0B-08 H
529 */
Marek Vasut4f668312012-04-08 23:32:05 +0200530 qtd[qtd_counter].qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
531 qtd[qtd_counter].qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200532 token = QT_TOKEN_DT(1) | QT_TOKEN_TOTALBYTES(0) |
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200533 QT_TOKEN_IOC(1) | QT_TOKEN_CPAGE(0) | QT_TOKEN_CERR(3) |
534 QT_TOKEN_PID(usb_pipein(pipe) ?
535 QT_TOKEN_PID_OUT : QT_TOKEN_PID_IN) |
536 QT_TOKEN_STATUS(QT_TOKEN_STATUS_ACTIVE);
Marek Vasut4f668312012-04-08 23:32:05 +0200537 qtd[qtd_counter].qt_token = cpu_to_hc32(token);
Marek Vasut285c8b32012-04-09 04:13:00 +0200538 /* Update previous qTD! */
Marek Vasutdf0b6242016-01-23 21:04:46 +0100539 *tdp = cpu_to_hc32(virt_to_phys(&qtd[qtd_counter]));
Marek Vasut4f668312012-04-08 23:32:05 +0200540 tdp = &qtd[qtd_counter++].qt_next;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100541 }
542
Marek Vasutdf0b6242016-01-23 21:04:46 +0100543 ctrl->qh_list.qh_link = cpu_to_hc32(virt_to_phys(qh) | QH_LINK_TYPE_QH);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100544
Stefan Roese25983c12009-01-21 17:12:19 +0100545 /* Flush dcache */
Rob Herringf14d54b2015-03-17 15:46:37 -0500546 flush_dcache_range((unsigned long)&ctrl->qh_list,
Lucas Stach3494a4c2012-09-26 00:14:35 +0200547 ALIGN_END_ADDR(struct QH, &ctrl->qh_list, 1));
Rob Herringf14d54b2015-03-17 15:46:37 -0500548 flush_dcache_range((unsigned long)qh, ALIGN_END_ADDR(struct QH, qh, 1));
549 flush_dcache_range((unsigned long)qtd,
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200550 ALIGN_END_ADDR(struct qTD, qtd, qtd_count));
Stefan Roese25983c12009-01-21 17:12:19 +0100551
Ilya Yanok84309bb2012-07-15 22:12:08 +0000552 /* Set async. queue head pointer. */
Marek Vasutdf0b6242016-01-23 21:04:46 +0100553 ehci_writel(&ctrl->hcor->or_asynclistaddr, virt_to_phys(&ctrl->qh_list));
Ilya Yanok84309bb2012-07-15 22:12:08 +0000554
Lucas Stach3494a4c2012-09-26 00:14:35 +0200555 usbsts = ehci_readl(&ctrl->hcor->or_usbsts);
556 ehci_writel(&ctrl->hcor->or_usbsts, (usbsts & 0x3f));
Michael Trimarchi241f7512008-11-28 13:20:46 +0100557
558 /* Enable async. schedule. */
Lucas Stach3494a4c2012-09-26 00:14:35 +0200559 cmd = ehci_readl(&ctrl->hcor->or_usbcmd);
michael0bf2a032008-12-11 13:43:55 +0100560 cmd |= CMD_ASE;
Lucas Stach3494a4c2012-09-26 00:14:35 +0200561 ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
michael0a326102008-12-10 17:55:19 +0100562
Lucas Stach3494a4c2012-09-26 00:14:35 +0200563 ret = handshake((uint32_t *)&ctrl->hcor->or_usbsts, STS_ASS, STS_ASS,
Michael Trimarchi6d4b91c2008-12-31 10:33:22 +0100564 100 * 1000);
565 if (ret < 0) {
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200566 printf("EHCI fail timeout STS_ASS set\n");
Michael Trimarchi6d4b91c2008-12-31 10:33:22 +0100567 goto fail;
michael0bf2a032008-12-11 13:43:55 +0100568 }
Michael Trimarchi241f7512008-11-28 13:20:46 +0100569
570 /* Wait for TDs to be processed. */
571 ts = get_timer(0);
Marek Vasut4f668312012-04-08 23:32:05 +0200572 vtd = &qtd[qtd_counter - 1];
Simon Glassfd7f5132011-02-07 14:42:16 -0800573 timeout = USB_TIMEOUT_MS(pipe);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100574 do {
Stefan Roese25983c12009-01-21 17:12:19 +0100575 /* Invalidate dcache */
Rob Herringf14d54b2015-03-17 15:46:37 -0500576 invalidate_dcache_range((unsigned long)&ctrl->qh_list,
Lucas Stach3494a4c2012-09-26 00:14:35 +0200577 ALIGN_END_ADDR(struct QH, &ctrl->qh_list, 1));
Rob Herringf14d54b2015-03-17 15:46:37 -0500578 invalidate_dcache_range((unsigned long)qh,
Tom Rini2cabcf72012-07-15 22:14:24 +0000579 ALIGN_END_ADDR(struct QH, qh, 1));
Rob Herringf14d54b2015-03-17 15:46:37 -0500580 invalidate_dcache_range((unsigned long)qtd,
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200581 ALIGN_END_ADDR(struct qTD, qtd, qtd_count));
Marek Vasutff24dc32012-04-09 04:07:46 +0200582
michael0a326102008-12-10 17:55:19 +0100583 token = hc32_to_cpu(vtd->qt_token);
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200584 if (!(QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_ACTIVE))
Michael Trimarchi241f7512008-11-28 13:20:46 +0100585 break;
Stefan Roese86b34cf2010-11-26 15:43:28 +0100586 WATCHDOG_RESET();
Simon Glassfd7f5132011-02-07 14:42:16 -0800587 } while (get_timer(ts) < timeout);
588
Ilya Yanokfb113712012-07-15 04:43:49 +0000589 /*
590 * Invalidate the memory area occupied by buffer
591 * Don't try to fix the buffer alignment, if it isn't properly
592 * aligned it's upper layer's fault so let invalidate_dcache_range()
593 * vow about it. But we have to fix the length as it's actual
594 * transfer length and can be unaligned. This is potentially
595 * dangerous operation, it's responsibility of the calling
596 * code to make sure enough space is reserved.
597 */
Rob Herringf14d54b2015-03-17 15:46:37 -0500598 invalidate_dcache_range((unsigned long)buffer,
599 ALIGN((unsigned long)buffer + length, ARCH_DMA_MINALIGN));
Marek Vasutff24dc32012-04-09 04:07:46 +0200600
Simon Glassfd7f5132011-02-07 14:42:16 -0800601 /* Check that the TD processing happened */
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200602 if (QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_ACTIVE)
Simon Glassfd7f5132011-02-07 14:42:16 -0800603 printf("EHCI timed out on TD - token=%#x\n", token);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100604
605 /* Disable async schedule. */
Lucas Stach3494a4c2012-09-26 00:14:35 +0200606 cmd = ehci_readl(&ctrl->hcor->or_usbcmd);
michael0a326102008-12-10 17:55:19 +0100607 cmd &= ~CMD_ASE;
Lucas Stach3494a4c2012-09-26 00:14:35 +0200608 ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
michael0bf2a032008-12-11 13:43:55 +0100609
Lucas Stach3494a4c2012-09-26 00:14:35 +0200610 ret = handshake((uint32_t *)&ctrl->hcor->or_usbsts, STS_ASS, 0,
Michael Trimarchi6d4b91c2008-12-31 10:33:22 +0100611 100 * 1000);
612 if (ret < 0) {
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200613 printf("EHCI fail timeout STS_ASS reset\n");
Michael Trimarchi6d4b91c2008-12-31 10:33:22 +0100614 goto fail;
michael0bf2a032008-12-11 13:43:55 +0100615 }
Michael Trimarchi241f7512008-11-28 13:20:46 +0100616
Tom Rini2cabcf72012-07-15 22:14:24 +0000617 token = hc32_to_cpu(qh->qh_overlay.qt_token);
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200618 if (!(QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_ACTIVE)) {
michael0a326102008-12-10 17:55:19 +0100619 debug("TOKEN=%#x\n", token);
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200620 switch (QT_TOKEN_GET_STATUS(token) &
621 ~(QT_TOKEN_STATUS_SPLITXSTATE | QT_TOKEN_STATUS_PERR)) {
Michael Trimarchi241f7512008-11-28 13:20:46 +0100622 case 0:
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200623 toggle = QT_TOKEN_GET_DT(token);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100624 usb_settoggle(dev, usb_pipeendpoint(pipe),
625 usb_pipeout(pipe), toggle);
626 dev->status = 0;
627 break;
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200628 case QT_TOKEN_STATUS_HALTED:
Michael Trimarchi241f7512008-11-28 13:20:46 +0100629 dev->status = USB_ST_STALLED;
630 break;
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200631 case QT_TOKEN_STATUS_ACTIVE | QT_TOKEN_STATUS_DATBUFERR:
632 case QT_TOKEN_STATUS_DATBUFERR:
Michael Trimarchi241f7512008-11-28 13:20:46 +0100633 dev->status = USB_ST_BUF_ERR;
634 break;
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200635 case QT_TOKEN_STATUS_HALTED | QT_TOKEN_STATUS_BABBLEDET:
636 case QT_TOKEN_STATUS_BABBLEDET:
Michael Trimarchi241f7512008-11-28 13:20:46 +0100637 dev->status = USB_ST_BABBLE_DET;
638 break;
639 default:
640 dev->status = USB_ST_CRC_ERR;
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200641 if (QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_HALTED)
Anatolij Gustschine1e09312010-11-02 11:47:29 +0100642 dev->status |= USB_ST_STALLED;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100643 break;
644 }
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200645 dev->act_len = length - QT_TOKEN_GET_TOTALBYTES(token);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100646 } else {
647 dev->act_len = 0;
Kuo-Jung Sub5d59de2013-05-15 15:29:23 +0800648#ifndef CONFIG_USB_EHCI_FARADAY
michael0a326102008-12-10 17:55:19 +0100649 debug("dev=%u, usbsts=%#x, p[1]=%#x, p[2]=%#x\n",
Lucas Stach3494a4c2012-09-26 00:14:35 +0200650 dev->devnum, ehci_readl(&ctrl->hcor->or_usbsts),
651 ehci_readl(&ctrl->hcor->or_portsc[0]),
652 ehci_readl(&ctrl->hcor->or_portsc[1]));
Kuo-Jung Sub5d59de2013-05-15 15:29:23 +0800653#endif
Michael Trimarchi241f7512008-11-28 13:20:46 +0100654 }
655
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200656 free(qtd);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100657 return (dev->status != USB_ST_NOT_PROC) ? 0 : -1;
658
659fail:
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200660 free(qtd);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100661 return -1;
662}
663
Simon Glasscb7cf602015-03-25 12:22:25 -0600664static int ehci_submit_root(struct usb_device *dev, unsigned long pipe,
665 void *buffer, int length, struct devrequest *req)
Michael Trimarchi241f7512008-11-28 13:20:46 +0100666{
667 uint8_t tmpbuf[4];
668 u16 typeReq;
michael0a326102008-12-10 17:55:19 +0100669 void *srcptr = NULL;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100670 int len, srclen;
671 uint32_t reg;
Remy Böhmer33e87482008-12-13 22:51:58 +0100672 uint32_t *status_reg;
Julius Wernerd4046702013-02-28 18:08:40 +0000673 int port = le16_to_cpu(req->index) & 0xff;
Simon Glasscb7cf602015-03-25 12:22:25 -0600674 struct ehci_ctrl *ctrl = ehci_get_ctrl(dev);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100675
676 srclen = 0;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100677
michael0a326102008-12-10 17:55:19 +0100678 debug("req=%u (%#x), type=%u (%#x), value=%u, index=%u\n",
Michael Trimarchi241f7512008-11-28 13:20:46 +0100679 req->request, req->request,
680 req->requesttype, req->requesttype,
681 le16_to_cpu(req->value), le16_to_cpu(req->index));
682
Prafulla Wadaskar22810292009-07-17 19:56:30 +0530683 typeReq = req->request | req->requesttype << 8;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100684
Prafulla Wadaskar22810292009-07-17 19:56:30 +0530685 switch (typeReq) {
Kuo-Jung Su9930e9f2013-05-15 15:29:20 +0800686 case USB_REQ_GET_STATUS | ((USB_RT_PORT | USB_DIR_IN) << 8):
687 case USB_REQ_SET_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8):
688 case USB_REQ_CLEAR_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8):
Simon Glassdc9f3ed2015-03-25 12:22:27 -0600689 status_reg = ctrl->ops.get_portsc_register(ctrl, port - 1);
Kuo-Jung Su6a656df2013-05-15 15:29:21 +0800690 if (!status_reg)
Kuo-Jung Su9930e9f2013-05-15 15:29:20 +0800691 return -1;
Kuo-Jung Su9930e9f2013-05-15 15:29:20 +0800692 break;
693 default:
694 status_reg = NULL;
695 break;
696 }
697
698 switch (typeReq) {
Michael Trimarchi241f7512008-11-28 13:20:46 +0100699 case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
700 switch (le16_to_cpu(req->value) >> 8) {
701 case USB_DT_DEVICE:
michael0a326102008-12-10 17:55:19 +0100702 debug("USB_DT_DEVICE request\n");
703 srcptr = &descriptor.device;
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200704 srclen = descriptor.device.bLength;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100705 break;
706 case USB_DT_CONFIG:
michael0a326102008-12-10 17:55:19 +0100707 debug("USB_DT_CONFIG config\n");
708 srcptr = &descriptor.config;
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200709 srclen = descriptor.config.bLength +
710 descriptor.interface.bLength +
711 descriptor.endpoint.bLength;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100712 break;
713 case USB_DT_STRING:
michael0a326102008-12-10 17:55:19 +0100714 debug("USB_DT_STRING config\n");
Michael Trimarchi241f7512008-11-28 13:20:46 +0100715 switch (le16_to_cpu(req->value) & 0xff) {
716 case 0: /* Language */
717 srcptr = "\4\3\1\0";
718 srclen = 4;
719 break;
720 case 1: /* Vendor */
721 srcptr = "\16\3u\0-\0b\0o\0o\0t\0";
722 srclen = 14;
723 break;
724 case 2: /* Product */
725 srcptr = "\52\3E\0H\0C\0I\0 "
726 "\0H\0o\0s\0t\0 "
727 "\0C\0o\0n\0t\0r\0o\0l\0l\0e\0r\0";
728 srclen = 42;
729 break;
730 default:
michael0a326102008-12-10 17:55:19 +0100731 debug("unknown value DT_STRING %x\n",
732 le16_to_cpu(req->value));
Michael Trimarchi241f7512008-11-28 13:20:46 +0100733 goto unknown;
734 }
735 break;
736 default:
michael0a326102008-12-10 17:55:19 +0100737 debug("unknown value %x\n", le16_to_cpu(req->value));
Michael Trimarchi241f7512008-11-28 13:20:46 +0100738 goto unknown;
739 }
740 break;
741 case USB_REQ_GET_DESCRIPTOR | ((USB_DIR_IN | USB_RT_HUB) << 8):
742 switch (le16_to_cpu(req->value) >> 8) {
743 case USB_DT_HUB:
michael0a326102008-12-10 17:55:19 +0100744 debug("USB_DT_HUB config\n");
745 srcptr = &descriptor.hub;
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200746 srclen = descriptor.hub.bLength;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100747 break;
748 default:
michael0a326102008-12-10 17:55:19 +0100749 debug("unknown value %x\n", le16_to_cpu(req->value));
Michael Trimarchi241f7512008-11-28 13:20:46 +0100750 goto unknown;
751 }
752 break;
753 case USB_REQ_SET_ADDRESS | (USB_RECIP_DEVICE << 8):
michael0a326102008-12-10 17:55:19 +0100754 debug("USB_REQ_SET_ADDRESS\n");
Lucas Stach3494a4c2012-09-26 00:14:35 +0200755 ctrl->rootdev = le16_to_cpu(req->value);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100756 break;
757 case DeviceOutRequest | USB_REQ_SET_CONFIGURATION:
michael0a326102008-12-10 17:55:19 +0100758 debug("USB_REQ_SET_CONFIGURATION\n");
Michael Trimarchi241f7512008-11-28 13:20:46 +0100759 /* Nothing to do */
760 break;
761 case USB_REQ_GET_STATUS | ((USB_DIR_IN | USB_RT_HUB) << 8):
762 tmpbuf[0] = 1; /* USB_STATUS_SELFPOWERED */
763 tmpbuf[1] = 0;
764 srcptr = tmpbuf;
765 srclen = 2;
766 break;
michael0a326102008-12-10 17:55:19 +0100767 case USB_REQ_GET_STATUS | ((USB_RT_PORT | USB_DIR_IN) << 8):
Michael Trimarchi241f7512008-11-28 13:20:46 +0100768 memset(tmpbuf, 0, 4);
Remy Böhmer33e87482008-12-13 22:51:58 +0100769 reg = ehci_readl(status_reg);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100770 if (reg & EHCI_PS_CS)
771 tmpbuf[0] |= USB_PORT_STAT_CONNECTION;
772 if (reg & EHCI_PS_PE)
773 tmpbuf[0] |= USB_PORT_STAT_ENABLE;
774 if (reg & EHCI_PS_SUSP)
775 tmpbuf[0] |= USB_PORT_STAT_SUSPEND;
776 if (reg & EHCI_PS_OCA)
777 tmpbuf[0] |= USB_PORT_STAT_OVERCURRENT;
Sergei Shtylyov23dec682010-02-27 21:33:21 +0300778 if (reg & EHCI_PS_PR)
779 tmpbuf[0] |= USB_PORT_STAT_RESET;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100780 if (reg & EHCI_PS_PP)
781 tmpbuf[1] |= USB_PORT_STAT_POWER >> 8;
Stefan Roese497f1842009-01-21 17:12:01 +0100782
783 if (ehci_is_TDI()) {
Simon Glassdc9f3ed2015-03-25 12:22:27 -0600784 switch (ctrl->ops.get_port_speed(ctrl, reg)) {
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200785 case PORTSC_PSPD_FS:
Stefan Roese497f1842009-01-21 17:12:01 +0100786 break;
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200787 case PORTSC_PSPD_LS:
Stefan Roese497f1842009-01-21 17:12:01 +0100788 tmpbuf[1] |= USB_PORT_STAT_LOW_SPEED >> 8;
789 break;
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200790 case PORTSC_PSPD_HS:
Stefan Roese497f1842009-01-21 17:12:01 +0100791 default:
792 tmpbuf[1] |= USB_PORT_STAT_HIGH_SPEED >> 8;
793 break;
794 }
795 } else {
796 tmpbuf[1] |= USB_PORT_STAT_HIGH_SPEED >> 8;
797 }
Michael Trimarchi241f7512008-11-28 13:20:46 +0100798
799 if (reg & EHCI_PS_CSC)
800 tmpbuf[2] |= USB_PORT_STAT_C_CONNECTION;
801 if (reg & EHCI_PS_PEC)
802 tmpbuf[2] |= USB_PORT_STAT_C_ENABLE;
803 if (reg & EHCI_PS_OCC)
804 tmpbuf[2] |= USB_PORT_STAT_C_OVERCURRENT;
Julius Wernerd4046702013-02-28 18:08:40 +0000805 if (ctrl->portreset & (1 << port))
Michael Trimarchi241f7512008-11-28 13:20:46 +0100806 tmpbuf[2] |= USB_PORT_STAT_C_RESET;
Remy Böhmer33e87482008-12-13 22:51:58 +0100807
Michael Trimarchi241f7512008-11-28 13:20:46 +0100808 srcptr = tmpbuf;
809 srclen = 4;
810 break;
michael0a326102008-12-10 17:55:19 +0100811 case USB_REQ_SET_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8):
Remy Böhmer33e87482008-12-13 22:51:58 +0100812 reg = ehci_readl(status_reg);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100813 reg &= ~EHCI_PS_CLEAR;
814 switch (le16_to_cpu(req->value)) {
michael0bf2a032008-12-11 13:43:55 +0100815 case USB_PORT_FEAT_ENABLE:
816 reg |= EHCI_PS_PE;
Remy Böhmer33e87482008-12-13 22:51:58 +0100817 ehci_writel(status_reg, reg);
michael0bf2a032008-12-11 13:43:55 +0100818 break;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100819 case USB_PORT_FEAT_POWER:
Lucas Stach3494a4c2012-09-26 00:14:35 +0200820 if (HCS_PPC(ehci_readl(&ctrl->hccr->cr_hcsparams))) {
Remy Böhmer33e87482008-12-13 22:51:58 +0100821 reg |= EHCI_PS_PP;
822 ehci_writel(status_reg, reg);
823 }
Michael Trimarchi241f7512008-11-28 13:20:46 +0100824 break;
825 case USB_PORT_FEAT_RESET:
Remy Böhmer33e87482008-12-13 22:51:58 +0100826 if ((reg & (EHCI_PS_PE | EHCI_PS_CS)) == EHCI_PS_CS &&
827 !ehci_is_TDI() &&
828 EHCI_PS_IS_LOWSPEED(reg)) {
Michael Trimarchi241f7512008-11-28 13:20:46 +0100829 /* Low speed device, give up ownership. */
Remy Böhmer33e87482008-12-13 22:51:58 +0100830 debug("port %d low speed --> companion\n",
Julius Wernerd4046702013-02-28 18:08:40 +0000831 port - 1);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100832 reg |= EHCI_PS_PO;
Remy Böhmer33e87482008-12-13 22:51:58 +0100833 ehci_writel(status_reg, reg);
Hans de Goede63f34ca2015-05-10 14:10:16 +0200834 return -ENXIO;
Remy Böhmer33e87482008-12-13 22:51:58 +0100835 } else {
Sergei Shtylyov23dec682010-02-27 21:33:21 +0300836 int ret;
837
Remy Böhmer33e87482008-12-13 22:51:58 +0100838 reg |= EHCI_PS_PR;
839 reg &= ~EHCI_PS_PE;
840 ehci_writel(status_reg, reg);
841 /*
842 * caller must wait, then call GetPortStatus
843 * usb 2.0 specification say 50 ms resets on
844 * root
845 */
Simon Glassdc9f3ed2015-03-25 12:22:27 -0600846 ctrl->ops.powerup_fixup(ctrl, status_reg, &reg);
Marek Vasut09734772011-07-11 02:37:01 +0200847
Chris Zhangfddf6d62010-01-06 13:34:04 -0800848 ehci_writel(status_reg, reg & ~EHCI_PS_PR);
Sergei Shtylyov23dec682010-02-27 21:33:21 +0300849 /*
850 * A host controller must terminate the reset
851 * and stabilize the state of the port within
852 * 2 milliseconds
853 */
854 ret = handshake(status_reg, EHCI_PS_PR, 0,
855 2 * 1000);
Hans de Goedeb5b3ef22015-05-10 14:10:13 +0200856 if (!ret) {
857 reg = ehci_readl(status_reg);
858 if ((reg & (EHCI_PS_PE | EHCI_PS_CS))
859 == EHCI_PS_CS && !ehci_is_TDI()) {
860 debug("port %d full speed --> companion\n", port - 1);
861 reg &= ~EHCI_PS_CLEAR;
862 reg |= EHCI_PS_PO;
863 ehci_writel(status_reg, reg);
Hans de Goede63f34ca2015-05-10 14:10:16 +0200864 return -ENXIO;
Hans de Goedeb5b3ef22015-05-10 14:10:13 +0200865 } else {
866 ctrl->portreset |= 1 << port;
867 }
868 } else {
Sergei Shtylyov23dec682010-02-27 21:33:21 +0300869 printf("port(%d) reset error\n",
Julius Wernerd4046702013-02-28 18:08:40 +0000870 port - 1);
Hans de Goedeb5b3ef22015-05-10 14:10:13 +0200871 }
Michael Trimarchi241f7512008-11-28 13:20:46 +0100872 }
Michael Trimarchi241f7512008-11-28 13:20:46 +0100873 break;
Julius Wernerd4046702013-02-28 18:08:40 +0000874 case USB_PORT_FEAT_TEST:
Julius Werner5c1a1ad2013-09-24 10:53:07 -0700875 ehci_shutdown(ctrl);
Julius Wernerd4046702013-02-28 18:08:40 +0000876 reg &= ~(0xf << 16);
877 reg |= ((le16_to_cpu(req->index) >> 8) & 0xf) << 16;
878 ehci_writel(status_reg, reg);
879 break;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100880 default:
michael0a326102008-12-10 17:55:19 +0100881 debug("unknown feature %x\n", le16_to_cpu(req->value));
Michael Trimarchi241f7512008-11-28 13:20:46 +0100882 goto unknown;
883 }
Remy Böhmer33e87482008-12-13 22:51:58 +0100884 /* unblock posted writes */
Lucas Stach3494a4c2012-09-26 00:14:35 +0200885 (void) ehci_readl(&ctrl->hcor->or_usbcmd);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100886 break;
michael0a326102008-12-10 17:55:19 +0100887 case USB_REQ_CLEAR_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8):
Remy Böhmer33e87482008-12-13 22:51:58 +0100888 reg = ehci_readl(status_reg);
Simon Glass0554ba52013-05-10 19:49:00 -0700889 reg &= ~EHCI_PS_CLEAR;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100890 switch (le16_to_cpu(req->value)) {
891 case USB_PORT_FEAT_ENABLE:
892 reg &= ~EHCI_PS_PE;
893 break;
Remy Böhmer33e87482008-12-13 22:51:58 +0100894 case USB_PORT_FEAT_C_ENABLE:
Simon Glass0554ba52013-05-10 19:49:00 -0700895 reg |= EHCI_PS_PE;
Remy Böhmer33e87482008-12-13 22:51:58 +0100896 break;
897 case USB_PORT_FEAT_POWER:
Lucas Stach3494a4c2012-09-26 00:14:35 +0200898 if (HCS_PPC(ehci_readl(&ctrl->hccr->cr_hcsparams)))
Simon Glass0554ba52013-05-10 19:49:00 -0700899 reg &= ~EHCI_PS_PP;
900 break;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100901 case USB_PORT_FEAT_C_CONNECTION:
Simon Glass0554ba52013-05-10 19:49:00 -0700902 reg |= EHCI_PS_CSC;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100903 break;
michael0bf2a032008-12-11 13:43:55 +0100904 case USB_PORT_FEAT_OVER_CURRENT:
Simon Glass0554ba52013-05-10 19:49:00 -0700905 reg |= EHCI_PS_OCC;
michael0bf2a032008-12-11 13:43:55 +0100906 break;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100907 case USB_PORT_FEAT_C_RESET:
Julius Wernerd4046702013-02-28 18:08:40 +0000908 ctrl->portreset &= ~(1 << port);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100909 break;
910 default:
michael0a326102008-12-10 17:55:19 +0100911 debug("unknown feature %x\n", le16_to_cpu(req->value));
Michael Trimarchi241f7512008-11-28 13:20:46 +0100912 goto unknown;
913 }
Remy Böhmer33e87482008-12-13 22:51:58 +0100914 ehci_writel(status_reg, reg);
915 /* unblock posted write */
Lucas Stach3494a4c2012-09-26 00:14:35 +0200916 (void) ehci_readl(&ctrl->hcor->or_usbcmd);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100917 break;
918 default:
michael0a326102008-12-10 17:55:19 +0100919 debug("Unknown request\n");
Michael Trimarchi241f7512008-11-28 13:20:46 +0100920 goto unknown;
921 }
922
Mike Frysinger60ce19a2012-03-05 13:47:00 +0000923 mdelay(1);
Masahiro Yamadadb204642014-11-07 03:03:31 +0900924 len = min3(srclen, (int)le16_to_cpu(req->length), length);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100925 if (srcptr != NULL && len > 0)
926 memcpy(buffer, srcptr, len);
michael0a326102008-12-10 17:55:19 +0100927 else
928 debug("Len is 0\n");
929
Michael Trimarchi241f7512008-11-28 13:20:46 +0100930 dev->act_len = len;
931 dev->status = 0;
932 return 0;
933
934unknown:
michael0a326102008-12-10 17:55:19 +0100935 debug("requesttype=%x, request=%x, value=%x, index=%x, length=%x\n",
Michael Trimarchi241f7512008-11-28 13:20:46 +0100936 req->requesttype, req->request, le16_to_cpu(req->value),
937 le16_to_cpu(req->index), le16_to_cpu(req->length));
938
939 dev->act_len = 0;
940 dev->status = USB_ST_STALLED;
941 return -1;
942}
943
Masahiro Yamada6d8e4332017-06-22 16:35:14 +0900944static const struct ehci_ops default_ehci_ops = {
Simon Glassdc9f3ed2015-03-25 12:22:27 -0600945 .set_usb_mode = ehci_set_usbmode,
946 .get_port_speed = ehci_get_port_speed,
947 .powerup_fixup = ehci_powerup_fixup,
948 .get_portsc_register = ehci_get_portsc_register,
949};
950
951static void ehci_setup_ops(struct ehci_ctrl *ctrl, const struct ehci_ops *ops)
Simon Glass0851caa2015-03-25 12:22:19 -0600952{
Simon Glassdc9f3ed2015-03-25 12:22:27 -0600953 if (!ops) {
954 ctrl->ops = default_ehci_ops;
955 } else {
956 ctrl->ops = *ops;
957 if (!ctrl->ops.set_usb_mode)
958 ctrl->ops.set_usb_mode = ehci_set_usbmode;
959 if (!ctrl->ops.get_port_speed)
960 ctrl->ops.get_port_speed = ehci_get_port_speed;
961 if (!ctrl->ops.powerup_fixup)
962 ctrl->ops.powerup_fixup = ehci_powerup_fixup;
963 if (!ctrl->ops.get_portsc_register)
964 ctrl->ops.get_portsc_register =
965 ehci_get_portsc_register;
966 }
Simon Glass0851caa2015-03-25 12:22:19 -0600967}
968
Simon Glassa194b252015-03-25 12:22:29 -0600969#ifndef CONFIG_DM_USB
Simon Glassdc9f3ed2015-03-25 12:22:27 -0600970void ehci_set_controller_priv(int index, void *priv, const struct ehci_ops *ops)
971{
972 struct ehci_ctrl *ctrl = &ehcic[index];
973
974 ctrl->priv = priv;
975 ehci_setup_ops(ctrl, ops);
976}
977
Simon Glass0851caa2015-03-25 12:22:19 -0600978void *ehci_get_controller_priv(int index)
979{
980 return ehcic[index].priv;
981}
Simon Glassa194b252015-03-25 12:22:29 -0600982#endif
Simon Glass0851caa2015-03-25 12:22:19 -0600983
Simon Glassccc40fd2015-03-25 12:22:26 -0600984static int ehci_common_init(struct ehci_ctrl *ctrl, uint tweaks)
Michael Trimarchi241f7512008-11-28 13:20:46 +0100985{
Lucas Stach3494a4c2012-09-26 00:14:35 +0200986 struct QH *qh_list;
Patrick Georgie55fdac2013-03-06 14:08:31 +0000987 struct QH *periodic;
Simon Glassccc40fd2015-03-25 12:22:26 -0600988 uint32_t reg;
989 uint32_t cmd;
Patrick Georgie55fdac2013-03-06 14:08:31 +0000990 int i;
michael0bf2a032008-12-11 13:43:55 +0100991
Vincent Palatin0d6f77c2012-12-12 17:55:22 -0800992 /* Set the high address word (aka segment) for 64-bit controller */
Simon Glassccc40fd2015-03-25 12:22:26 -0600993 if (ehci_readl(&ctrl->hccr->cr_hccparams) & 1)
994 ehci_writel(&ctrl->hcor->or_ctrldssegment, 0);
Stefan Roese2e98fc72009-01-21 17:12:10 +0100995
Simon Glassccc40fd2015-03-25 12:22:26 -0600996 qh_list = &ctrl->qh_list;
Lucas Stach3494a4c2012-09-26 00:14:35 +0200997
Michael Trimarchi241f7512008-11-28 13:20:46 +0100998 /* Set head of reclaim list */
Tom Rini2cabcf72012-07-15 22:14:24 +0000999 memset(qh_list, 0, sizeof(*qh_list));
Marek Vasutdf0b6242016-01-23 21:04:46 +01001000 qh_list->qh_link = cpu_to_hc32(virt_to_phys(qh_list) | QH_LINK_TYPE_QH);
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +02001001 qh_list->qh_endpt1 = cpu_to_hc32(QH_ENDPT1_H(1) |
1002 QH_ENDPT1_EPS(USB_SPEED_HIGH));
Tom Rini2cabcf72012-07-15 22:14:24 +00001003 qh_list->qh_overlay.qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
1004 qh_list->qh_overlay.qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +02001005 qh_list->qh_overlay.qt_token =
1006 cpu_to_hc32(QT_TOKEN_STATUS(QT_TOKEN_STATUS_HALTED));
Michael Trimarchi241f7512008-11-28 13:20:46 +01001007
Rob Herringf14d54b2015-03-17 15:46:37 -05001008 flush_dcache_range((unsigned long)qh_list,
Stephen Warren36dad662013-05-24 15:03:17 -06001009 ALIGN_END_ADDR(struct QH, qh_list, 1));
1010
Patrick Georgie55fdac2013-03-06 14:08:31 +00001011 /* Set async. queue head pointer. */
Marek Vasutdf0b6242016-01-23 21:04:46 +01001012 ehci_writel(&ctrl->hcor->or_asynclistaddr, virt_to_phys(qh_list));
Patrick Georgie55fdac2013-03-06 14:08:31 +00001013
1014 /*
1015 * Set up periodic list
1016 * Step 1: Parent QH for all periodic transfers.
1017 */
Simon Glassccc40fd2015-03-25 12:22:26 -06001018 ctrl->periodic_schedules = 0;
1019 periodic = &ctrl->periodic_queue;
Patrick Georgie55fdac2013-03-06 14:08:31 +00001020 memset(periodic, 0, sizeof(*periodic));
1021 periodic->qh_link = cpu_to_hc32(QH_LINK_TERMINATE);
1022 periodic->qh_overlay.qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
1023 periodic->qh_overlay.qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
1024
Rob Herringf14d54b2015-03-17 15:46:37 -05001025 flush_dcache_range((unsigned long)periodic,
Stephen Warren36dad662013-05-24 15:03:17 -06001026 ALIGN_END_ADDR(struct QH, periodic, 1));
1027
Patrick Georgie55fdac2013-03-06 14:08:31 +00001028 /*
1029 * Step 2: Setup frame-list: Every microframe, USB tries the same list.
1030 * In particular, device specifications on polling frequency
1031 * are disregarded. Keyboards seem to send NAK/NYet reliably
1032 * when polled with an empty buffer.
1033 *
1034 * Split Transactions will be spread across microframes using
1035 * S-mask and C-mask.
1036 */
Simon Glassccc40fd2015-03-25 12:22:26 -06001037 if (ctrl->periodic_list == NULL)
1038 ctrl->periodic_list = memalign(4096, 1024 * 4);
Nikita Kiryanov2f13e442013-07-29 13:27:40 +03001039
Simon Glassccc40fd2015-03-25 12:22:26 -06001040 if (!ctrl->periodic_list)
Patrick Georgie55fdac2013-03-06 14:08:31 +00001041 return -ENOMEM;
1042 for (i = 0; i < 1024; i++) {
Simon Glassccc40fd2015-03-25 12:22:26 -06001043 ctrl->periodic_list[i] = cpu_to_hc32((unsigned long)periodic
Adrian Cox29d05872014-04-10 13:29:45 +01001044 | QH_LINK_TYPE_QH);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001045 }
1046
Simon Glassccc40fd2015-03-25 12:22:26 -06001047 flush_dcache_range((unsigned long)ctrl->periodic_list,
1048 ALIGN_END_ADDR(uint32_t, ctrl->periodic_list,
Stephen Warren36dad662013-05-24 15:03:17 -06001049 1024));
1050
Patrick Georgie55fdac2013-03-06 14:08:31 +00001051 /* Set periodic list base address */
Simon Glassccc40fd2015-03-25 12:22:26 -06001052 ehci_writel(&ctrl->hcor->or_periodiclistbase,
1053 (unsigned long)ctrl->periodic_list);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001054
Simon Glassccc40fd2015-03-25 12:22:26 -06001055 reg = ehci_readl(&ctrl->hccr->cr_hcsparams);
michael0bf2a032008-12-11 13:43:55 +01001056 descriptor.hub.bNbrPorts = HCS_N_PORTS(reg);
Lucas Stachf5b34082012-09-28 00:26:19 +02001057 debug("Register %x NbrPorts %d\n", reg, descriptor.hub.bNbrPorts);
Remy Böhmer33e87482008-12-13 22:51:58 +01001058 /* Port Indicators */
1059 if (HCS_INDICATOR(reg))
Lucas Stach835e11e2012-09-06 08:00:13 +02001060 put_unaligned(get_unaligned(&descriptor.hub.wHubCharacteristics)
1061 | 0x80, &descriptor.hub.wHubCharacteristics);
Remy Böhmer33e87482008-12-13 22:51:58 +01001062 /* Port Power Control */
1063 if (HCS_PPC(reg))
Lucas Stach835e11e2012-09-06 08:00:13 +02001064 put_unaligned(get_unaligned(&descriptor.hub.wHubCharacteristics)
1065 | 0x01, &descriptor.hub.wHubCharacteristics);
Michael Trimarchi241f7512008-11-28 13:20:46 +01001066
Michael Trimarchi241f7512008-11-28 13:20:46 +01001067 /* Start the host controller. */
Simon Glassccc40fd2015-03-25 12:22:26 -06001068 cmd = ehci_readl(&ctrl->hcor->or_usbcmd);
Wolfgang Denkfb718e12009-02-12 00:08:39 +01001069 /*
1070 * Philips, Intel, and maybe others need CMD_RUN before the
1071 * root hub will detect new devices (why?); NEC doesn't
1072 */
michael0bf2a032008-12-11 13:43:55 +01001073 cmd &= ~(CMD_LRESET|CMD_IAAD|CMD_PSE|CMD_ASE|CMD_RESET);
1074 cmd |= CMD_RUN;
Simon Glassccc40fd2015-03-25 12:22:26 -06001075 ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
michael0bf2a032008-12-11 13:43:55 +01001076
Simon Glassccc40fd2015-03-25 12:22:26 -06001077 if (!(tweaks & EHCI_TWEAK_NO_INIT_CF)) {
1078 /* take control over the ports */
1079 cmd = ehci_readl(&ctrl->hcor->or_configflag);
1080 cmd |= FLAG_CF;
1081 ehci_writel(&ctrl->hcor->or_configflag, cmd);
1082 }
Kuo-Jung Sub5d59de2013-05-15 15:29:23 +08001083
Remy Böhmer33e87482008-12-13 22:51:58 +01001084 /* unblock posted write */
Simon Glassccc40fd2015-03-25 12:22:26 -06001085 cmd = ehci_readl(&ctrl->hcor->or_usbcmd);
Mike Frysinger60ce19a2012-03-05 13:47:00 +00001086 mdelay(5);
Simon Glassccc40fd2015-03-25 12:22:26 -06001087 reg = HC_VERSION(ehci_readl(&ctrl->hccr->cr_capbase));
Remy Böhmer33e87482008-12-13 22:51:58 +01001088 printf("USB EHCI %x.%02x\n", reg >> 8, reg & 0xff);
Michael Trimarchi241f7512008-11-28 13:20:46 +01001089
Simon Glassccc40fd2015-03-25 12:22:26 -06001090 return 0;
1091}
1092
Simon Glassa194b252015-03-25 12:22:29 -06001093#ifndef CONFIG_DM_USB
Simon Glassccc40fd2015-03-25 12:22:26 -06001094int usb_lowlevel_stop(int index)
1095{
1096 ehci_shutdown(&ehcic[index]);
1097 return ehci_hcd_stop(index);
1098}
1099
1100int usb_lowlevel_init(int index, enum usb_init_type init, void **controller)
1101{
1102 struct ehci_ctrl *ctrl = &ehcic[index];
1103 uint tweaks = 0;
1104 int rc;
1105
Simon Glassdc9f3ed2015-03-25 12:22:27 -06001106 /**
1107 * Set ops to default_ehci_ops, ehci_hcd_init should call
1108 * ehci_set_controller_priv to change any of these function pointers.
1109 */
1110 ctrl->ops = default_ehci_ops;
1111
Simon Glassccc40fd2015-03-25 12:22:26 -06001112 rc = ehci_hcd_init(index, init, &ctrl->hccr, &ctrl->hcor);
1113 if (rc)
1114 return rc;
1115 if (init == USB_INIT_DEVICE)
1116 goto done;
1117
1118 /* EHCI spec section 4.1 */
Simon Glass302696b2015-03-25 12:22:28 -06001119 if (ehci_reset(ctrl))
Simon Glassccc40fd2015-03-25 12:22:26 -06001120 return -1;
1121
1122#if defined(CONFIG_EHCI_HCD_INIT_AFTER_RESET)
1123 rc = ehci_hcd_init(index, init, &ctrl->hccr, &ctrl->hcor);
1124 if (rc)
1125 return rc;
1126#endif
1127#ifdef CONFIG_USB_EHCI_FARADAY
1128 tweaks |= EHCI_TWEAK_NO_INIT_CF;
1129#endif
1130 rc = ehci_common_init(ctrl, tweaks);
1131 if (rc)
1132 return rc;
1133
1134 ctrl->rootdev = 0;
Troy Kisky7d6bbb92013-10-10 15:27:57 -07001135done:
Lucas Stach3494a4c2012-09-26 00:14:35 +02001136 *controller = &ehcic[index];
Michael Trimarchi241f7512008-11-28 13:20:46 +01001137 return 0;
1138}
Simon Glassa194b252015-03-25 12:22:29 -06001139#endif
Michael Trimarchi241f7512008-11-28 13:20:46 +01001140
Simon Glasscb7cf602015-03-25 12:22:25 -06001141static int _ehci_submit_bulk_msg(struct usb_device *dev, unsigned long pipe,
1142 void *buffer, int length)
Michael Trimarchi241f7512008-11-28 13:20:46 +01001143{
1144
1145 if (usb_pipetype(pipe) != PIPE_BULK) {
1146 debug("non-bulk pipe (type=%lu)", usb_pipetype(pipe));
1147 return -1;
1148 }
1149 return ehci_submit_async(dev, pipe, buffer, length, NULL);
1150}
1151
Simon Glasscb7cf602015-03-25 12:22:25 -06001152static int _ehci_submit_control_msg(struct usb_device *dev, unsigned long pipe,
1153 void *buffer, int length,
1154 struct devrequest *setup)
Michael Trimarchi241f7512008-11-28 13:20:46 +01001155{
Simon Glasscb7cf602015-03-25 12:22:25 -06001156 struct ehci_ctrl *ctrl = ehci_get_ctrl(dev);
Michael Trimarchi241f7512008-11-28 13:20:46 +01001157
1158 if (usb_pipetype(pipe) != PIPE_CONTROL) {
1159 debug("non-control pipe (type=%lu)", usb_pipetype(pipe));
1160 return -1;
1161 }
1162
Lucas Stach3494a4c2012-09-26 00:14:35 +02001163 if (usb_pipedevice(pipe) == ctrl->rootdev) {
1164 if (!ctrl->rootdev)
Michael Trimarchi241f7512008-11-28 13:20:46 +01001165 dev->speed = USB_SPEED_HIGH;
1166 return ehci_submit_root(dev, pipe, buffer, length, setup);
1167 }
1168 return ehci_submit_async(dev, pipe, buffer, length, setup);
1169}
1170
Patrick Georgie55fdac2013-03-06 14:08:31 +00001171struct int_queue {
Hans de Goede8c5c5ca2014-09-24 14:06:05 +02001172 int elementsize;
Hans de Goede61a5a1c2015-06-18 22:34:33 +02001173 unsigned long pipe;
Patrick Georgie55fdac2013-03-06 14:08:31 +00001174 struct QH *first;
1175 struct QH *current;
1176 struct QH *last;
1177 struct qTD *tds;
1178};
1179
Rob Herringf14d54b2015-03-17 15:46:37 -05001180#define NEXT_QH(qh) (struct QH *)((unsigned long)hc32_to_cpu((qh)->qh_link) & ~0x1f)
Patrick Georgie55fdac2013-03-06 14:08:31 +00001181
1182static int
1183enable_periodic(struct ehci_ctrl *ctrl)
1184{
1185 uint32_t cmd;
1186 struct ehci_hcor *hcor = ctrl->hcor;
1187 int ret;
1188
1189 cmd = ehci_readl(&hcor->or_usbcmd);
1190 cmd |= CMD_PSE;
1191 ehci_writel(&hcor->or_usbcmd, cmd);
1192
1193 ret = handshake((uint32_t *)&hcor->or_usbsts,
1194 STS_PSS, STS_PSS, 100 * 1000);
1195 if (ret < 0) {
1196 printf("EHCI failed: timeout when enabling periodic list\n");
1197 return -ETIMEDOUT;
1198 }
1199 udelay(1000);
1200 return 0;
1201}
1202
1203static int
1204disable_periodic(struct ehci_ctrl *ctrl)
1205{
1206 uint32_t cmd;
1207 struct ehci_hcor *hcor = ctrl->hcor;
1208 int ret;
1209
1210 cmd = ehci_readl(&hcor->or_usbcmd);
1211 cmd &= ~CMD_PSE;
1212 ehci_writel(&hcor->or_usbcmd, cmd);
1213
1214 ret = handshake((uint32_t *)&hcor->or_usbsts,
1215 STS_PSS, 0, 100 * 1000);
1216 if (ret < 0) {
1217 printf("EHCI failed: timeout when disabling periodic list\n");
1218 return -ETIMEDOUT;
1219 }
1220 return 0;
1221}
1222
Hans de Goede53ca9de2015-05-11 20:43:52 +02001223static struct int_queue *_ehci_create_int_queue(struct usb_device *dev,
1224 unsigned long pipe, int queuesize, int elementsize,
1225 void *buffer, int interval)
Patrick Georgie55fdac2013-03-06 14:08:31 +00001226{
Simon Glasscb7cf602015-03-25 12:22:25 -06001227 struct ehci_ctrl *ctrl = ehci_get_ctrl(dev);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001228 struct int_queue *result = NULL;
Hans de Goede61a5a1c2015-06-18 22:34:33 +02001229 uint32_t i, toggle;
Patrick Georgie55fdac2013-03-06 14:08:31 +00001230
Hans de Goede7f7cb732014-09-24 14:06:04 +02001231 /*
1232 * Interrupt transfers requiring several transactions are not supported
1233 * because bInterval is ignored.
1234 *
1235 * Also, ehci_submit_async() relies on wMaxPacketSize being a power of 2
1236 * <= PKT_ALIGN if several qTDs are required, while the USB
1237 * specification does not constrain this for interrupt transfers. That
1238 * means that ehci_submit_async() would support interrupt transfers
1239 * requiring several transactions only as long as the transfer size does
1240 * not require more than a single qTD.
1241 */
1242 if (elementsize > usb_maxpacket(dev, pipe)) {
1243 printf("%s: xfers requiring several transactions are not supported.\n",
1244 __func__);
1245 return NULL;
1246 }
1247
Patrick Georgie55fdac2013-03-06 14:08:31 +00001248 debug("Enter create_int_queue\n");
1249 if (usb_pipetype(pipe) != PIPE_INTERRUPT) {
1250 debug("non-interrupt pipe (type=%lu)", usb_pipetype(pipe));
1251 return NULL;
1252 }
1253
1254 /* limit to 4 full pages worth of data -
1255 * we can safely fit them in a single TD,
1256 * no matter the alignment
1257 */
1258 if (elementsize >= 16384) {
1259 debug("too large elements for interrupt transfers\n");
1260 return NULL;
1261 }
1262
1263 result = malloc(sizeof(*result));
1264 if (!result) {
1265 debug("ehci intr queue: out of memory\n");
1266 goto fail1;
1267 }
Hans de Goede8c5c5ca2014-09-24 14:06:05 +02001268 result->elementsize = elementsize;
Hans de Goede61a5a1c2015-06-18 22:34:33 +02001269 result->pipe = pipe;
Stephen Warrend7fe61d2014-02-06 13:13:06 -07001270 result->first = memalign(USB_DMA_MINALIGN,
1271 sizeof(struct QH) * queuesize);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001272 if (!result->first) {
1273 debug("ehci intr queue: out of memory\n");
1274 goto fail2;
1275 }
1276 result->current = result->first;
1277 result->last = result->first + queuesize - 1;
Stephen Warrend7fe61d2014-02-06 13:13:06 -07001278 result->tds = memalign(USB_DMA_MINALIGN,
1279 sizeof(struct qTD) * queuesize);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001280 if (!result->tds) {
1281 debug("ehci intr queue: out of memory\n");
1282 goto fail3;
1283 }
1284 memset(result->first, 0, sizeof(struct QH) * queuesize);
1285 memset(result->tds, 0, sizeof(struct qTD) * queuesize);
1286
Hans de Goede61a5a1c2015-06-18 22:34:33 +02001287 toggle = usb_gettoggle(dev, usb_pipeendpoint(pipe), usb_pipeout(pipe));
1288
Patrick Georgie55fdac2013-03-06 14:08:31 +00001289 for (i = 0; i < queuesize; i++) {
1290 struct QH *qh = result->first + i;
1291 struct qTD *td = result->tds + i;
1292 void **buf = &qh->buffer;
1293
Rob Herringf14d54b2015-03-17 15:46:37 -05001294 qh->qh_link = cpu_to_hc32((unsigned long)(qh+1) | QH_LINK_TYPE_QH);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001295 if (i == queuesize - 1)
Adrian Cox29d05872014-04-10 13:29:45 +01001296 qh->qh_link = cpu_to_hc32(QH_LINK_TERMINATE);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001297
Rob Herringf14d54b2015-03-17 15:46:37 -05001298 qh->qh_overlay.qt_next = cpu_to_hc32((unsigned long)td);
Adrian Cox29d05872014-04-10 13:29:45 +01001299 qh->qh_overlay.qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
1300 qh->qh_endpt1 =
1301 cpu_to_hc32((0 << 28) | /* No NAK reload (ehci 4.9) */
Patrick Georgie55fdac2013-03-06 14:08:31 +00001302 (usb_maxpacket(dev, pipe) << 16) | /* MPS */
1303 (1 << 14) |
1304 QH_ENDPT1_EPS(ehci_encode_speed(dev->speed)) |
1305 (usb_pipeendpoint(pipe) << 8) | /* Endpoint Number */
Adrian Cox29d05872014-04-10 13:29:45 +01001306 (usb_pipedevice(pipe) << 0));
1307 qh->qh_endpt2 = cpu_to_hc32((1 << 30) | /* 1 Tx per mframe */
1308 (1 << 0)); /* S-mask: microframe 0 */
Patrick Georgie55fdac2013-03-06 14:08:31 +00001309 if (dev->speed == USB_SPEED_LOW ||
1310 dev->speed == USB_SPEED_FULL) {
Hans de Goededa166772014-09-20 16:51:22 +02001311 /* C-mask: microframes 2-4 */
1312 qh->qh_endpt2 |= cpu_to_hc32((0x1c << 8));
Patrick Georgie55fdac2013-03-06 14:08:31 +00001313 }
Hans de Goededa166772014-09-20 16:51:22 +02001314 ehci_update_endpt2_dev_n_port(dev, qh);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001315
Adrian Cox29d05872014-04-10 13:29:45 +01001316 td->qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
1317 td->qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001318 debug("communication direction is '%s'\n",
1319 usb_pipein(pipe) ? "in" : "out");
Hans de Goede61a5a1c2015-06-18 22:34:33 +02001320 td->qt_token = cpu_to_hc32(
1321 QT_TOKEN_DT(toggle) |
1322 (elementsize << 16) |
Patrick Georgie55fdac2013-03-06 14:08:31 +00001323 ((usb_pipein(pipe) ? 1 : 0) << 8) | /* IN/OUT token */
Adrian Cox29d05872014-04-10 13:29:45 +01001324 0x80); /* active */
1325 td->qt_buffer[0] =
Rob Herringf14d54b2015-03-17 15:46:37 -05001326 cpu_to_hc32((unsigned long)buffer + i * elementsize);
Adrian Cox29d05872014-04-10 13:29:45 +01001327 td->qt_buffer[1] =
1328 cpu_to_hc32((td->qt_buffer[0] + 0x1000) & ~0xfff);
1329 td->qt_buffer[2] =
1330 cpu_to_hc32((td->qt_buffer[0] + 0x2000) & ~0xfff);
1331 td->qt_buffer[3] =
1332 cpu_to_hc32((td->qt_buffer[0] + 0x3000) & ~0xfff);
1333 td->qt_buffer[4] =
1334 cpu_to_hc32((td->qt_buffer[0] + 0x4000) & ~0xfff);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001335
1336 *buf = buffer + i * elementsize;
Hans de Goede61a5a1c2015-06-18 22:34:33 +02001337 toggle ^= 1;
Patrick Georgie55fdac2013-03-06 14:08:31 +00001338 }
1339
Rob Herringf14d54b2015-03-17 15:46:37 -05001340 flush_dcache_range((unsigned long)buffer,
Stephen Warren36dad662013-05-24 15:03:17 -06001341 ALIGN_END_ADDR(char, buffer,
1342 queuesize * elementsize));
Rob Herringf14d54b2015-03-17 15:46:37 -05001343 flush_dcache_range((unsigned long)result->first,
Stephen Warren36dad662013-05-24 15:03:17 -06001344 ALIGN_END_ADDR(struct QH, result->first,
1345 queuesize));
Rob Herringf14d54b2015-03-17 15:46:37 -05001346 flush_dcache_range((unsigned long)result->tds,
Stephen Warren36dad662013-05-24 15:03:17 -06001347 ALIGN_END_ADDR(struct qTD, result->tds,
1348 queuesize));
1349
Hans de Goede8ba55ed2014-09-24 14:06:03 +02001350 if (ctrl->periodic_schedules > 0) {
1351 if (disable_periodic(ctrl) < 0) {
1352 debug("FATAL: periodic should never fail, but did");
1353 goto fail3;
1354 }
Patrick Georgie55fdac2013-03-06 14:08:31 +00001355 }
1356
1357 /* hook up to periodic list */
1358 struct QH *list = &ctrl->periodic_queue;
1359 result->last->qh_link = list->qh_link;
Rob Herringf14d54b2015-03-17 15:46:37 -05001360 list->qh_link = cpu_to_hc32((unsigned long)result->first | QH_LINK_TYPE_QH);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001361
Rob Herringf14d54b2015-03-17 15:46:37 -05001362 flush_dcache_range((unsigned long)result->last,
Stephen Warren36dad662013-05-24 15:03:17 -06001363 ALIGN_END_ADDR(struct QH, result->last, 1));
Rob Herringf14d54b2015-03-17 15:46:37 -05001364 flush_dcache_range((unsigned long)list,
Stephen Warren36dad662013-05-24 15:03:17 -06001365 ALIGN_END_ADDR(struct QH, list, 1));
1366
Patrick Georgie55fdac2013-03-06 14:08:31 +00001367 if (enable_periodic(ctrl) < 0) {
1368 debug("FATAL: periodic should never fail, but did");
1369 goto fail3;
1370 }
Hans de Goede8f5f4f72014-09-20 16:51:25 +02001371 ctrl->periodic_schedules++;
Patrick Georgie55fdac2013-03-06 14:08:31 +00001372
1373 debug("Exit create_int_queue\n");
1374 return result;
1375fail3:
1376 if (result->tds)
1377 free(result->tds);
1378fail2:
1379 if (result->first)
1380 free(result->first);
1381 if (result)
1382 free(result);
1383fail1:
1384 return NULL;
1385}
1386
Hans de Goede53ca9de2015-05-11 20:43:52 +02001387static void *_ehci_poll_int_queue(struct usb_device *dev,
1388 struct int_queue *queue)
Patrick Georgie55fdac2013-03-06 14:08:31 +00001389{
1390 struct QH *cur = queue->current;
Hans de Goede9db174c2014-09-20 16:51:24 +02001391 struct qTD *cur_td;
Hans de Goede61a5a1c2015-06-18 22:34:33 +02001392 uint32_t token, toggle;
1393 unsigned long pipe = queue->pipe;
Patrick Georgie55fdac2013-03-06 14:08:31 +00001394
1395 /* depleted queue */
1396 if (cur == NULL) {
1397 debug("Exit poll_int_queue with completed queue\n");
1398 return NULL;
1399 }
1400 /* still active */
Hans de Goede9db174c2014-09-20 16:51:24 +02001401 cur_td = &queue->tds[queue->current - queue->first];
Rob Herringf14d54b2015-03-17 15:46:37 -05001402 invalidate_dcache_range((unsigned long)cur_td,
Hans de Goede9db174c2014-09-20 16:51:24 +02001403 ALIGN_END_ADDR(struct qTD, cur_td, 1));
Hans de Goede61a5a1c2015-06-18 22:34:33 +02001404 token = hc32_to_cpu(cur_td->qt_token);
1405 if (QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_ACTIVE) {
1406 debug("Exit poll_int_queue with no completed intr transfer. token is %x\n", token);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001407 return NULL;
1408 }
Hans de Goede61a5a1c2015-06-18 22:34:33 +02001409
1410 toggle = QT_TOKEN_GET_DT(token);
1411 usb_settoggle(dev, usb_pipeendpoint(pipe), usb_pipeout(pipe), toggle);
1412
Patrick Georgie55fdac2013-03-06 14:08:31 +00001413 if (!(cur->qh_link & QH_LINK_TERMINATE))
1414 queue->current++;
1415 else
1416 queue->current = NULL;
Hans de Goede8c5c5ca2014-09-24 14:06:05 +02001417
Rob Herringf14d54b2015-03-17 15:46:37 -05001418 invalidate_dcache_range((unsigned long)cur->buffer,
Hans de Goede8c5c5ca2014-09-24 14:06:05 +02001419 ALIGN_END_ADDR(char, cur->buffer,
1420 queue->elementsize));
1421
Hans de Goede9db174c2014-09-20 16:51:24 +02001422 debug("Exit poll_int_queue with completed intr transfer. token is %x at %p (first at %p)\n",
Hans de Goede61a5a1c2015-06-18 22:34:33 +02001423 token, cur, queue->first);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001424 return cur->buffer;
1425}
1426
1427/* Do not free buffers associated with QHs, they're owned by someone else */
Hans de Goede53ca9de2015-05-11 20:43:52 +02001428static int _ehci_destroy_int_queue(struct usb_device *dev,
1429 struct int_queue *queue)
Patrick Georgie55fdac2013-03-06 14:08:31 +00001430{
Simon Glasscb7cf602015-03-25 12:22:25 -06001431 struct ehci_ctrl *ctrl = ehci_get_ctrl(dev);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001432 int result = -1;
1433 unsigned long timeout;
1434
1435 if (disable_periodic(ctrl) < 0) {
1436 debug("FATAL: periodic should never fail, but did");
1437 goto out;
1438 }
Hans de Goede8f5f4f72014-09-20 16:51:25 +02001439 ctrl->periodic_schedules--;
Patrick Georgie55fdac2013-03-06 14:08:31 +00001440
1441 struct QH *cur = &ctrl->periodic_queue;
1442 timeout = get_timer(0) + 500; /* abort after 500ms */
Adrian Cox29d05872014-04-10 13:29:45 +01001443 while (!(cur->qh_link & cpu_to_hc32(QH_LINK_TERMINATE))) {
Patrick Georgie55fdac2013-03-06 14:08:31 +00001444 debug("considering %p, with qh_link %x\n", cur, cur->qh_link);
1445 if (NEXT_QH(cur) == queue->first) {
1446 debug("found candidate. removing from chain\n");
1447 cur->qh_link = queue->last->qh_link;
Rob Herringf14d54b2015-03-17 15:46:37 -05001448 flush_dcache_range((unsigned long)cur,
Hans de Goede8e00cf62014-09-20 16:51:23 +02001449 ALIGN_END_ADDR(struct QH, cur, 1));
Patrick Georgie55fdac2013-03-06 14:08:31 +00001450 result = 0;
1451 break;
1452 }
1453 cur = NEXT_QH(cur);
1454 if (get_timer(0) > timeout) {
1455 printf("Timeout destroying interrupt endpoint queue\n");
1456 result = -1;
1457 goto out;
1458 }
1459 }
1460
Hans de Goede8f5f4f72014-09-20 16:51:25 +02001461 if (ctrl->periodic_schedules > 0) {
Patrick Georgie55fdac2013-03-06 14:08:31 +00001462 result = enable_periodic(ctrl);
1463 if (result < 0)
1464 debug("FATAL: periodic should never fail, but did");
1465 }
1466
1467out:
1468 free(queue->tds);
1469 free(queue->first);
1470 free(queue);
1471
1472 return result;
1473}
1474
Simon Glasscb7cf602015-03-25 12:22:25 -06001475static int _ehci_submit_int_msg(struct usb_device *dev, unsigned long pipe,
1476 void *buffer, int length, int interval)
Michael Trimarchi241f7512008-11-28 13:20:46 +01001477{
Patrick Georgie55fdac2013-03-06 14:08:31 +00001478 void *backbuffer;
1479 struct int_queue *queue;
1480 unsigned long timeout;
1481 int result = 0, ret;
1482
Michael Trimarchi241f7512008-11-28 13:20:46 +01001483 debug("dev=%p, pipe=%lu, buffer=%p, length=%d, interval=%d",
1484 dev, pipe, buffer, length, interval);
Benoît Thébaudeau58c4dfb2012-08-09 23:50:44 +02001485
Hans de Goede53ca9de2015-05-11 20:43:52 +02001486 queue = _ehci_create_int_queue(dev, pipe, 1, length, buffer, interval);
Hans de Goede7f7cb732014-09-24 14:06:04 +02001487 if (!queue)
1488 return -1;
Patrick Georgie55fdac2013-03-06 14:08:31 +00001489
1490 timeout = get_timer(0) + USB_TIMEOUT_MS(pipe);
Hans de Goede53ca9de2015-05-11 20:43:52 +02001491 while ((backbuffer = _ehci_poll_int_queue(dev, queue)) == NULL)
Patrick Georgie55fdac2013-03-06 14:08:31 +00001492 if (get_timer(0) > timeout) {
1493 printf("Timeout poll on interrupt endpoint\n");
1494 result = -ETIMEDOUT;
1495 break;
1496 }
1497
1498 if (backbuffer != buffer) {
Rob Herringf14d54b2015-03-17 15:46:37 -05001499 debug("got wrong buffer back (%p instead of %p)\n",
1500 backbuffer, buffer);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001501 return -EINVAL;
1502 }
1503
Hans de Goede53ca9de2015-05-11 20:43:52 +02001504 ret = _ehci_destroy_int_queue(dev, queue);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001505 if (ret < 0)
1506 return ret;
1507
1508 /* everything worked out fine */
1509 return result;
Marek Vasut9b315fe2011-09-25 21:07:56 +02001510}
Simon Glasscb7cf602015-03-25 12:22:25 -06001511
Simon Glassa194b252015-03-25 12:22:29 -06001512#ifndef CONFIG_DM_USB
Simon Glasscb7cf602015-03-25 12:22:25 -06001513int submit_bulk_msg(struct usb_device *dev, unsigned long pipe,
1514 void *buffer, int length)
1515{
1516 return _ehci_submit_bulk_msg(dev, pipe, buffer, length);
1517}
1518
1519int submit_control_msg(struct usb_device *dev, unsigned long pipe, void *buffer,
1520 int length, struct devrequest *setup)
1521{
1522 return _ehci_submit_control_msg(dev, pipe, buffer, length, setup);
1523}
1524
1525int submit_int_msg(struct usb_device *dev, unsigned long pipe,
1526 void *buffer, int length, int interval)
1527{
1528 return _ehci_submit_int_msg(dev, pipe, buffer, length, interval);
1529}
Hans de Goede53ca9de2015-05-11 20:43:52 +02001530
1531struct int_queue *create_int_queue(struct usb_device *dev,
1532 unsigned long pipe, int queuesize, int elementsize,
1533 void *buffer, int interval)
1534{
1535 return _ehci_create_int_queue(dev, pipe, queuesize, elementsize,
1536 buffer, interval);
1537}
1538
1539void *poll_int_queue(struct usb_device *dev, struct int_queue *queue)
1540{
1541 return _ehci_poll_int_queue(dev, queue);
1542}
1543
1544int destroy_int_queue(struct usb_device *dev, struct int_queue *queue)
1545{
1546 return _ehci_destroy_int_queue(dev, queue);
1547}
Simon Glassa194b252015-03-25 12:22:29 -06001548#endif
1549
1550#ifdef CONFIG_DM_USB
1551static int ehci_submit_control_msg(struct udevice *dev, struct usb_device *udev,
1552 unsigned long pipe, void *buffer, int length,
1553 struct devrequest *setup)
1554{
1555 debug("%s: dev='%s', udev=%p, udev->dev='%s', portnr=%d\n", __func__,
1556 dev->name, udev, udev->dev->name, udev->portnr);
1557
1558 return _ehci_submit_control_msg(udev, pipe, buffer, length, setup);
1559}
1560
1561static int ehci_submit_bulk_msg(struct udevice *dev, struct usb_device *udev,
1562 unsigned long pipe, void *buffer, int length)
1563{
1564 debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev);
1565 return _ehci_submit_bulk_msg(udev, pipe, buffer, length);
1566}
1567
1568static int ehci_submit_int_msg(struct udevice *dev, struct usb_device *udev,
1569 unsigned long pipe, void *buffer, int length,
1570 int interval)
1571{
1572 debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev);
1573 return _ehci_submit_int_msg(udev, pipe, buffer, length, interval);
1574}
1575
Hans de Goede0a7fa272015-05-10 14:10:18 +02001576static struct int_queue *ehci_create_int_queue(struct udevice *dev,
1577 struct usb_device *udev, unsigned long pipe, int queuesize,
1578 int elementsize, void *buffer, int interval)
1579{
1580 debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev);
1581 return _ehci_create_int_queue(udev, pipe, queuesize, elementsize,
1582 buffer, interval);
1583}
1584
1585static void *ehci_poll_int_queue(struct udevice *dev, struct usb_device *udev,
1586 struct int_queue *queue)
1587{
1588 debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev);
1589 return _ehci_poll_int_queue(udev, queue);
1590}
1591
1592static int ehci_destroy_int_queue(struct udevice *dev, struct usb_device *udev,
1593 struct int_queue *queue)
1594{
1595 debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev);
1596 return _ehci_destroy_int_queue(udev, queue);
1597}
1598
Bin Meng0441b872017-09-07 06:13:19 -07001599static int ehci_get_max_xfer_size(struct udevice *dev, size_t *size)
1600{
1601 /*
1602 * EHCD can handle any transfer length as long as there is enough
1603 * free heap space left, hence set the theoretical max number here.
1604 */
1605 *size = SIZE_MAX;
1606
1607 return 0;
1608}
1609
Simon Glassa194b252015-03-25 12:22:29 -06001610int ehci_register(struct udevice *dev, struct ehci_hccr *hccr,
1611 struct ehci_hcor *hcor, const struct ehci_ops *ops,
1612 uint tweaks, enum usb_init_type init)
1613{
Hans de Goede76bc7f42015-05-05 11:54:35 +02001614 struct usb_bus_priv *priv = dev_get_uclass_priv(dev);
Simon Glassa194b252015-03-25 12:22:29 -06001615 struct ehci_ctrl *ctrl = dev_get_priv(dev);
1616 int ret;
1617
1618 debug("%s: dev='%s', ctrl=%p, hccr=%p, hcor=%p, init=%d\n", __func__,
1619 dev->name, ctrl, hccr, hcor, init);
1620
Hans de Goede76bc7f42015-05-05 11:54:35 +02001621 priv->desc_before_addr = true;
1622
Simon Glassa194b252015-03-25 12:22:29 -06001623 ehci_setup_ops(ctrl, ops);
1624 ctrl->hccr = hccr;
1625 ctrl->hcor = hcor;
1626 ctrl->priv = ctrl;
1627
Stephen Warren71eced32015-08-20 17:38:05 -06001628 ctrl->init = init;
1629 if (ctrl->init == USB_INIT_DEVICE)
Simon Glassa194b252015-03-25 12:22:29 -06001630 goto done;
Stephen Warren71eced32015-08-20 17:38:05 -06001631
Simon Glassa194b252015-03-25 12:22:29 -06001632 ret = ehci_reset(ctrl);
1633 if (ret)
1634 goto err;
1635
Mateusz Kulikowski3e13f392016-04-03 13:38:26 +02001636 if (ctrl->ops.init_after_reset) {
1637 ret = ctrl->ops.init_after_reset(ctrl);
Mateusz Kulikowskiaab5a5a2016-03-31 23:12:17 +02001638 if (ret)
1639 goto err;
1640 }
1641
Simon Glassa194b252015-03-25 12:22:29 -06001642 ret = ehci_common_init(ctrl, tweaks);
1643 if (ret)
1644 goto err;
1645done:
1646 return 0;
1647err:
1648 free(ctrl);
1649 debug("%s: failed, ret=%d\n", __func__, ret);
1650 return ret;
1651}
1652
1653int ehci_deregister(struct udevice *dev)
1654{
1655 struct ehci_ctrl *ctrl = dev_get_priv(dev);
1656
Stephen Warren71eced32015-08-20 17:38:05 -06001657 if (ctrl->init == USB_INIT_DEVICE)
1658 return 0;
1659
Simon Glassa194b252015-03-25 12:22:29 -06001660 ehci_shutdown(ctrl);
1661
1662 return 0;
1663}
1664
1665struct dm_usb_ops ehci_usb_ops = {
1666 .control = ehci_submit_control_msg,
1667 .bulk = ehci_submit_bulk_msg,
1668 .interrupt = ehci_submit_int_msg,
Hans de Goede0a7fa272015-05-10 14:10:18 +02001669 .create_int_queue = ehci_create_int_queue,
1670 .poll_int_queue = ehci_poll_int_queue,
1671 .destroy_int_queue = ehci_destroy_int_queue,
Bin Meng0441b872017-09-07 06:13:19 -07001672 .get_max_xfer_size = ehci_get_max_xfer_size,
Simon Glassa194b252015-03-25 12:22:29 -06001673};
1674
1675#endif