Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Stefan Roese | bf5ed2e | 2015-11-18 11:06:09 +0100 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2015 Stefan Roese <sr@denx.de> |
Stefan Roese | bf5ed2e | 2015-11-18 11:06:09 +0100 | [diff] [blame] | 4 | */ |
| 5 | #ifndef __CONFIG_SOCFPGA_SR1500_H__ |
| 6 | #define __CONFIG_SOCFPGA_SR1500_H__ |
| 7 | |
| 8 | #include <asm/arch/base_addr_ac5.h> |
| 9 | |
Stefan Roese | bf5ed2e | 2015-11-18 11:06:09 +0100 | [diff] [blame] | 10 | /* Memory configurations */ |
| 11 | #define PHYS_SDRAM_1_SIZE 0x40000000 /* 1GiB on SR1500 */ |
| 12 | |
| 13 | /* Booting Linux */ |
Tom Rini | 9004ee0 | 2021-08-23 10:25:30 -0400 | [diff] [blame^] | 14 | #define CONFIG_SYS_LOAD_ADDR 0x01000000 |
Stefan Roese | bf5ed2e | 2015-11-18 11:06:09 +0100 | [diff] [blame] | 15 | |
| 16 | /* Ethernet on SoC (EMAC) */ |
| 17 | #define CONFIG_PHY_INTERFACE_MODE PHY_INTERFACE_MODE_RGMII |
| 18 | /* The PHY is autodetected, so no MII PHY address is needed here */ |
Stefan Roese | bf5ed2e | 2015-11-18 11:06:09 +0100 | [diff] [blame] | 19 | #define PHY_ANEG_TIMEOUT 8000 |
| 20 | |
Stefan Roese | bf5ed2e | 2015-11-18 11:06:09 +0100 | [diff] [blame] | 21 | /* Enable SPI NOR flash reset, needed for SPI booting */ |
| 22 | #define CONFIG_SPI_N25Q256A_RESET |
| 23 | |
| 24 | /* |
| 25 | * Bootcounter |
| 26 | */ |
Stefan Roese | bf5ed2e | 2015-11-18 11:06:09 +0100 | [diff] [blame] | 27 | #define CONFIG_SYS_BOOTCOUNT_BE |
| 28 | |
Stefan Roese | bf5ed2e | 2015-11-18 11:06:09 +0100 | [diff] [blame] | 29 | /* Environment setting for SPI flash */ |
Stefan Roese | 85e8439 | 2016-03-03 16:57:39 +0100 | [diff] [blame] | 30 | |
Marek Vasut | 4003fe2 | 2016-02-26 19:11:30 +0100 | [diff] [blame] | 31 | /* The rest of the configuration is shared */ |
| 32 | #include <configs/socfpga_common.h> |
| 33 | |
Stefan Roese | bf5ed2e | 2015-11-18 11:06:09 +0100 | [diff] [blame] | 34 | #endif /* __CONFIG_SOCFPGA_SR1500_H__ */ |