blob: 0486264fedb69d28e4884bcdc3e21fcc53bf4057 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Yangbo Lubb32e682021-06-03 10:51:19 +08004 * Copyright 2020-2021 NXP
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +08005 */
6
7/*
8 * T4240 RDB board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Simon Glassfb64e362020-05-10 11:40:09 -060013#include <linux/stringify.h>
14
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080015#define CONFIG_FSL_SATA_V2
16#define CONFIG_PCIE4
17
18#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
19
20#ifdef CONFIG_RAMBOOT_PBL
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080021#define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t4rdb/t4_pbi.cfg
Chunhe Lan66cba6b2015-03-20 17:08:54 +080022#ifndef CONFIG_SDCARD
23#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
24#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
25#else
Chunhe Lan66cba6b2015-03-20 17:08:54 +080026#define CONFIG_SPL_FLUSH_IMAGE
Chunhe Lan66cba6b2015-03-20 17:08:54 +080027#define CONFIG_SPL_PAD_TO 0x40000
28#define CONFIG_SPL_MAX_SIZE 0x28000
29#define RESET_VECTOR_OFFSET 0x27FFC
30#define BOOT_PAGE_OFFSET 0x27000
31
32#ifdef CONFIG_SDCARD
33#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Chunhe Lan66cba6b2015-03-20 17:08:54 +080034#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
35#define CONFIG_SYS_MMC_U_BOOT_DST 0x00200000
36#define CONFIG_SYS_MMC_U_BOOT_START 0x00200000
37#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
38#ifndef CONFIG_SPL_BUILD
39#define CONFIG_SYS_MPC85XX_NO_RESETVEC
40#endif
Zhao Qiang55107dc2016-09-08 12:55:32 +080041#define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t4rdb/t4_sd_rcw.cfg
Chunhe Lan66cba6b2015-03-20 17:08:54 +080042#endif
43
44#ifdef CONFIG_SPL_BUILD
45#define CONFIG_SPL_SKIP_RELOCATE
46#define CONFIG_SPL_COMMON_INIT_DDR
47#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080048#endif
49
Chunhe Lan66cba6b2015-03-20 17:08:54 +080050#endif
51#endif /* CONFIG_RAMBOOT_PBL */
52
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080053/* High Level Configuration Options */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080054#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080055
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080056#ifndef CONFIG_RESET_VECTOR_ADDRESS
57#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
58#endif
59
60#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080061#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040062#define CONFIG_PCIE1 /* PCIE controller 1 */
63#define CONFIG_PCIE2 /* PCIE controller 2 */
64#define CONFIG_PCIE3 /* PCIE controller 3 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080065#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
66
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080067/*
68 * These can be toggled for performance analysis, otherwise use default.
69 */
70#define CONFIG_SYS_CACHE_STASHING
71#define CONFIG_BTB /* toggle branch predition */
72#ifdef CONFIG_DDR_ECC
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080073#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
74#endif
75
76#define CONFIG_ENABLE_36BIT_PHYS
77
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080078/*
79 * Config the L3 Cache as L3 SRAM
80 */
Chunhe Lan66cba6b2015-03-20 17:08:54 +080081#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
82#define CONFIG_SYS_L3_SIZE (512 << 10)
83#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
Tom Rini5cd7ece2019-11-18 20:02:10 -050084#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Chunhe Lan66cba6b2015-03-20 17:08:54 +080085#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
86#define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
87#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080088
89#define CONFIG_SYS_DCSRBAR 0xf0000000
90#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
91
92/*
93 * DDR Setup
94 */
95#define CONFIG_VERY_BIG_RAM
96#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
97#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
98
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080099#define CONFIG_DIMM_SLOTS_PER_CTLR 1
100#define CONFIG_CHIP_SELECTS_PER_CTRL 4
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800101
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800102/*
103 * IFC Definitions
104 */
105#define CONFIG_SYS_FLASH_BASE 0xe0000000
106#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
107
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800108#ifdef CONFIG_SPL_BUILD
109#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
110#else
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800111#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800112#endif
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800113
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800114#define CONFIG_HWCONFIG
115
116/* define to use L1 as initial stack */
117#define CONFIG_L1_INIT_RAM
118#define CONFIG_SYS_INIT_RAM_LOCK
119#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
120#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700121#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800122/* The assembler doesn't like typecast */
123#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
124 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
125 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
126#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
127
128#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
129 GENERATED_GBL_DATA_SIZE)
130#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
131
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800132#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800133#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
134
135/* Serial Port - controlled on board with jumper J8
136 * open - index 2
137 * shorted - index 1
138 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800139#define CONFIG_SYS_NS16550_SERIAL
140#define CONFIG_SYS_NS16550_REG_SIZE 1
141#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
142
143#define CONFIG_SYS_BAUDRATE_TABLE \
144 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
145
146#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
147#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
148#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
149#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
150
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800151/* I2C */
Biwen Li3e9d3952020-05-01 20:04:17 +0800152
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800153/*
154 * General PCI
155 * Memory space is mapped 1-1, but I/O space must start from 0.
156 */
157
158/* controller 1, direct to uli, tgtid 3, Base address 20000 */
159#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800160#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800161#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800162#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800163
164/* controller 2, Slot 2, tgtid 2, Base address 201000 */
165#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800166#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800167#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800168#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800169
170/* controller 3, Slot 1, tgtid 1, Base address 202000 */
171#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800172#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800173#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800174#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800175
176/* controller 4, Base address 203000 */
177#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
178#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800179#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800180
181#ifdef CONFIG_PCI
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800182#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800183#endif /* CONFIG_PCI */
184
185/* SATA */
186#ifdef CONFIG_FSL_SATA_V2
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800187#define CONFIG_SYS_SATA_MAX_DEVICE 2
188#define CONFIG_SATA1
189#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
190#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
191#define CONFIG_SATA2
192#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
193#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
194
195#define CONFIG_LBA48
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800196#endif
197
198#ifdef CONFIG_FMAN_ENET
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800199#define CONFIG_ETHPRIME "FM1@DTSEC1"
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800200#endif
201
202/*
203 * Environment
204 */
205#define CONFIG_LOADS_ECHO /* echo on for serial download */
206#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
207
208/*
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800209 * Miscellaneous configurable options
210 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800211#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800212
213/*
214 * For booting Linux, the board info and command line data
215 * have to be in the first 64 MB of memory, since this is
216 * the maximum mapped by the Linux kernel during initialization.
217 */
218#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
219#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
220
221#ifdef CONFIG_CMD_KGDB
222#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
223#endif
224
225/*
226 * Environment Configuration
227 */
228#define CONFIG_ROOTPATH "/opt/nfsroot"
229#define CONFIG_BOOTFILE "uImage"
230#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
231
Tom Rini9aed2af2021-08-19 14:29:00 -0400232#define HVBOOT \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800233 "setenv bootargs config-addr=0x60000000; " \
234 "bootm 0x01000000 - 0x00f00000"
235
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800236#define CONFIG_SYS_CLK_FREQ 66666666
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800237
238#ifndef __ASSEMBLY__
239unsigned long get_board_sys_clk(void);
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800240#endif
241
242/*
243 * DDR Setup
244 */
245#define CONFIG_SYS_SPD_BUS_NUM 0
246#define SPD_EEPROM_ADDRESS1 0x52
247#define SPD_EEPROM_ADDRESS2 0x54
248#define SPD_EEPROM_ADDRESS3 0x56
249#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
250#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
251
252/*
253 * IFC Definitions
254 */
255#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
256#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
257 + 0x8000000) | \
258 CSPR_PORT_SIZE_16 | \
259 CSPR_MSEL_NOR | \
260 CSPR_V)
261#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
262#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
263 CSPR_PORT_SIZE_16 | \
264 CSPR_MSEL_NOR | \
265 CSPR_V)
266#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
267/* NOR Flash Timing Params */
268#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
269
270#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
271 FTIM0_NOR_TEADC(0x5) | \
272 FTIM0_NOR_TEAHC(0x5))
273#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
274 FTIM1_NOR_TRAD_NOR(0x1A) |\
275 FTIM1_NOR_TSEQRAD_NOR(0x13))
276#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
277 FTIM2_NOR_TCH(0x4) | \
278 FTIM2_NOR_TWPH(0x0E) | \
279 FTIM2_NOR_TWP(0x1c))
280#define CONFIG_SYS_NOR_FTIM3 0x0
281
282#define CONFIG_SYS_FLASH_QUIET_TEST
283#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
284
285#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
286#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
287#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
288#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
289
290#define CONFIG_SYS_FLASH_EMPTY_INFO
291#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
292 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
293
294/* NAND Flash on IFC */
295#define CONFIG_NAND_FSL_IFC
296#define CONFIG_SYS_NAND_MAX_ECCPOS 256
297#define CONFIG_SYS_NAND_MAX_OOBFREE 2
298#define CONFIG_SYS_NAND_BASE 0xff800000
299#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
300
301#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
302#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
303 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
304 | CSPR_MSEL_NAND /* MSEL = NAND */ \
305 | CSPR_V)
306#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
307
308#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
309 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
310 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
311 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
312 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
313 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
314 | CSOR_NAND_PB(128)) /*Page Per Block = 128*/
315
316#define CONFIG_SYS_NAND_ONFI_DETECTION
317
318/* ONFI NAND Flash mode0 Timing Params */
319#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
320 FTIM0_NAND_TWP(0x18) | \
321 FTIM0_NAND_TWCHT(0x07) | \
322 FTIM0_NAND_TWH(0x0a))
323#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
324 FTIM1_NAND_TWBE(0x39) | \
325 FTIM1_NAND_TRR(0x0e) | \
326 FTIM1_NAND_TRP(0x18))
327#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
328 FTIM2_NAND_TREH(0x0a) | \
329 FTIM2_NAND_TWHRE(0x1e))
330#define CONFIG_SYS_NAND_FTIM3 0x0
331
332#define CONFIG_SYS_NAND_DDR_LAW 11
333#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
334#define CONFIG_SYS_MAX_NAND_DEVICE 1
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800335
336#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
337
Miquel Raynald0935362019-10-03 19:50:03 +0200338#if defined(CONFIG_MTD_RAW_NAND)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800339#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
340#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
341#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
342#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
343#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
344#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
345#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
346#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
347#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
348#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR
349#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
350#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
351#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
352#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
353#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
354#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
355#else
356#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
357#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
358#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
359#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
360#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
361#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
362#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
363#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
364#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
365#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
366#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
367#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
368#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
369#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
370#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
371#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
372#endif
373#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
374#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
375#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
376#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
377#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
378#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
379#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
380#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
381
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800382/* CPLD on IFC */
383#define CONFIG_SYS_CPLD_BASE 0xffdf0000
384#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
385#define CONFIG_SYS_CSPR3_EXT (0xf)
386#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
387 | CSPR_PORT_SIZE_8 \
388 | CSPR_MSEL_GPCM \
389 | CSPR_V)
390
Rajesh Bhagat28663d82018-11-05 18:01:19 +0000391#define CONFIG_SYS_AMASK3 IFC_AMASK(64 * 1024)
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800392#define CONFIG_SYS_CSOR3 0x0
393
394/* CPLD Timing parameters for IFC CS3 */
395#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
396 FTIM0_GPCM_TEADC(0x0e) | \
397 FTIM0_GPCM_TEAHC(0x0e))
398#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
399 FTIM1_GPCM_TRAD(0x1f))
400#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Chunhe Lan6e2ee5b2014-10-20 16:03:15 +0800401 FTIM2_GPCM_TCH(0x8) | \
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800402 FTIM2_GPCM_TWP(0x1f))
403#define CONFIG_SYS_CS3_FTIM3 0x0
404
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800405#if defined(CONFIG_RAMBOOT_PBL)
406#define CONFIG_SYS_RAMBOOT
407#endif
408
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800409/* I2C */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800410#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
411#define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */
412
413#define I2C_MUX_CH_DEFAULT 0x8
414#define I2C_MUX_CH_VOL_MONITOR 0xa
415#define I2C_MUX_CH_VSC3316_FS 0xc
416#define I2C_MUX_CH_VSC3316_BS 0xd
417
418/* Voltage monitor on channel 2*/
419#define I2C_VOL_MONITOR_ADDR 0x40
420#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
421#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
422#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
423
Ying Zhangff779052016-01-22 12:15:13 +0800424#define CONFIG_VID_FLS_ENV "t4240rdb_vdd_mv"
425#ifndef CONFIG_SPL_BUILD
426#define CONFIG_VID
427#endif
428#define CONFIG_VOL_MONITOR_IR36021_SET
429#define CONFIG_VOL_MONITOR_IR36021_READ
430/* The lowest and highest voltage allowed for T4240RDB */
431#define VDD_MV_MIN 819
432#define VDD_MV_MAX 1212
433
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800434/*
435 * eSPI - Enhanced SPI
436 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800437
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800438/* Qman/Bman */
439#ifndef CONFIG_NOBQFMAN
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800440#define CONFIG_SYS_BMAN_NUM_PORTALS 50
441#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
442#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
443#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500444#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
445#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
446#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
447#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
448#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
449 CONFIG_SYS_BMAN_CENA_SIZE)
450#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
451#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800452#define CONFIG_SYS_QMAN_NUM_PORTALS 50
453#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
454#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
455#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500456#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
457#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
458#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
459#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
460#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
461 CONFIG_SYS_QMAN_CENA_SIZE)
462#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
463#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800464
465#define CONFIG_SYS_DPAA_FMAN
466#define CONFIG_SYS_DPAA_PME
467#define CONFIG_SYS_PMAN
468#define CONFIG_SYS_DPAA_DCE
469#define CONFIG_SYS_DPAA_RMAN
470#define CONFIG_SYS_INTERLAKEN
471
472/* Default address of microcode for the Linux Fman driver */
473#if defined(CONFIG_SPIFLASH)
474/*
475 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
476 * env, so we got 0x110000.
477 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800478#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
479#elif defined(CONFIG_SDCARD)
480/*
481 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800482 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
483 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800484 */
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800485#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
Miquel Raynald0935362019-10-03 19:50:03 +0200486#elif defined(CONFIG_MTD_RAW_NAND)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800487#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
488#else
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800489#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
490#endif
491#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
492#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
493#endif /* CONFIG_NOBQFMAN */
494
495#ifdef CONFIG_SYS_DPAA_FMAN
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800496#define SGMII_PHY_ADDR1 0x0
497#define SGMII_PHY_ADDR2 0x1
498#define SGMII_PHY_ADDR3 0x2
499#define SGMII_PHY_ADDR4 0x3
500#define SGMII_PHY_ADDR5 0x4
501#define SGMII_PHY_ADDR6 0x5
502#define SGMII_PHY_ADDR7 0x6
503#define SGMII_PHY_ADDR8 0x7
504#define FM1_10GEC1_PHY_ADDR 0x10
505#define FM1_10GEC2_PHY_ADDR 0x11
506#define FM2_10GEC1_PHY_ADDR 0x12
507#define FM2_10GEC2_PHY_ADDR 0x13
508#define CORTINA_PHY_ADDR1 FM1_10GEC1_PHY_ADDR
509#define CORTINA_PHY_ADDR2 FM1_10GEC2_PHY_ADDR
510#define CORTINA_PHY_ADDR3 FM2_10GEC1_PHY_ADDR
511#define CORTINA_PHY_ADDR4 FM2_10GEC2_PHY_ADDR
512#endif
513
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800514/* SATA */
515#ifdef CONFIG_FSL_SATA_V2
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800516#define CONFIG_SYS_SATA_MAX_DEVICE 2
517#define CONFIG_SATA1
518#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
519#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
520#define CONFIG_SATA2
521#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
522#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
523
524#define CONFIG_LBA48
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800525#endif
526
527#ifdef CONFIG_FMAN_ENET
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800528#define CONFIG_ETHPRIME "FM1@DTSEC1"
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800529#endif
530
531/*
532* USB
533*/
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800534#define CONFIG_USB_EHCI_FSL
535#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800536#define CONFIG_HAS_FSL_DR_USB
537
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800538#ifdef CONFIG_MMC
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800539#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
540#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800541#endif
542
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800543
544#define __USB_PHY_TYPE utmi
545
546/*
547 * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
548 * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
549 * interleaving. It can be cacheline, page, bank, superbank.
550 * See doc/README.fsl-ddr for details.
551 */
York Sun0fad3262016-11-21 13:35:41 -0800552#ifdef CONFIG_ARCH_T4240
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800553#define CTRL_INTLV_PREFERED 3way_4KB
Chunhe Lan5fb08332014-05-07 10:56:18 +0800554#else
555#define CTRL_INTLV_PREFERED cacheline
556#endif
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800557
558#define CONFIG_EXTRA_ENV_SETTINGS \
559 "hwconfig=fsl_ddr:" \
560 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
561 "bank_intlv=auto;" \
562 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
563 "netdev=eth0\0" \
564 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
565 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
566 "tftpflash=tftpboot $loadaddr $uboot && " \
567 "protect off $ubootaddr +$filesize && " \
568 "erase $ubootaddr +$filesize && " \
569 "cp.b $loadaddr $ubootaddr $filesize && " \
570 "protect on $ubootaddr +$filesize && " \
571 "cmp.b $loadaddr $ubootaddr $filesize\0" \
572 "consoledev=ttyS0\0" \
573 "ramdiskaddr=2000000\0" \
574 "ramdiskfile=t4240rdb/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500575 "fdtaddr=1e00000\0" \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800576 "fdtfile=t4240rdb/t4240rdb.dtb\0" \
577 "bdev=sda3\0"
578
Tom Rini9aed2af2021-08-19 14:29:00 -0400579#define HVBOOT \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800580 "setenv bootargs config-addr=0x60000000; " \
581 "bootm 0x01000000 - 0x00f00000"
582
Tom Rini9aed2af2021-08-19 14:29:00 -0400583#define LINUXBOOTCOMMAND \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800584 "setenv bootargs root=/dev/ram rw " \
585 "console=$consoledev,$baudrate $othbootargs;" \
586 "setenv ramdiskaddr 0x02000000;" \
587 "setenv fdtaddr 0x00c00000;" \
588 "setenv loadaddr 0x1000000;" \
589 "bootm $loadaddr $ramdiskaddr $fdtaddr"
590
Tom Rini9aed2af2021-08-19 14:29:00 -0400591#define HDBOOT \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800592 "setenv bootargs root=/dev/$bdev rw " \
593 "console=$consoledev,$baudrate $othbootargs;" \
594 "tftp $loadaddr $bootfile;" \
595 "tftp $fdtaddr $fdtfile;" \
596 "bootm $loadaddr - $fdtaddr"
597
Tom Rini9aed2af2021-08-19 14:29:00 -0400598#define NFSBOOTCOMMAND \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800599 "setenv bootargs root=/dev/nfs rw " \
600 "nfsroot=$serverip:$rootpath " \
601 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
602 "console=$consoledev,$baudrate $othbootargs;" \
603 "tftp $loadaddr $bootfile;" \
604 "tftp $fdtaddr $fdtfile;" \
605 "bootm $loadaddr - $fdtaddr"
606
Tom Rini9aed2af2021-08-19 14:29:00 -0400607#define RAMBOOTCOMMAND \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800608 "setenv bootargs root=/dev/ram rw " \
609 "console=$consoledev,$baudrate $othbootargs;" \
610 "tftp $ramdiskaddr $ramdiskfile;" \
611 "tftp $loadaddr $bootfile;" \
612 "tftp $fdtaddr $fdtfile;" \
613 "bootm $loadaddr $ramdiskaddr $fdtaddr"
614
Tom Rini9aed2af2021-08-19 14:29:00 -0400615#define CONFIG_BOOTCOMMAND LINUXBOOTCOMMAND
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800616
617#include <asm/fsl_secure_boot.h>
618
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800619#endif /* __CONFIG_H */