blob: edf2ed8b44490ba769b0ec053484fffdd2bb4d72 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shengzhou Liu07886942013-11-22 17:39:11 +08002/*
3 * Copyright 2011-2013 Freescale Semiconductor, Inc.
Yangbo Lubb32e682021-06-03 10:51:19 +08004 * Copyright 2020-2021 NXP
Shengzhou Liu07886942013-11-22 17:39:11 +08005 */
6
7/*
Shengzhou Liu031228a2014-02-21 13:16:19 +08008 * T2080/T2081 QDS board configuration file
Shengzhou Liu07886942013-11-22 17:39:11 +08009 */
10
Shengzhou Liu031228a2014-02-21 13:16:19 +080011#ifndef __T208xQDS_H
12#define __T208xQDS_H
Shengzhou Liu07886942013-11-22 17:39:11 +080013
Simon Glassfb64e362020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Shengzhou Liu07886942013-11-22 17:39:11 +080016#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
York Sune20c6852016-11-21 12:54:19 -080017#if defined(CONFIG_ARCH_T2080)
Shengzhou Liu07886942013-11-22 17:39:11 +080018#define CONFIG_FSL_SATA_V2
19#define CONFIG_SYS_SRIO /* Enable Serial RapidIO Support */
20#define CONFIG_SRIO1 /* SRIO port 1 */
21#define CONFIG_SRIO2 /* SRIO port 2 */
Shengzhou Liu031228a2014-02-21 13:16:19 +080022#endif
Shengzhou Liu07886942013-11-22 17:39:11 +080023
24/* High Level Configuration Options */
Shengzhou Liu07886942013-11-22 17:39:11 +080025#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Shengzhou Liu07886942013-11-22 17:39:11 +080026#define CONFIG_ENABLE_36BIT_PHYS
27
Shengzhou Liu07886942013-11-22 17:39:11 +080028#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080029#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liu07886942013-11-22 17:39:11 +080030
31#ifdef CONFIG_RAMBOOT_PBL
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090032#define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xqds/t208x_pbi.cfg
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080033
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080034#define CONFIG_SPL_FLUSH_IMAGE
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080035#define CONFIG_SPL_PAD_TO 0x40000
36#define CONFIG_SPL_MAX_SIZE 0x28000
37#define RESET_VECTOR_OFFSET 0x27FFC
38#define BOOT_PAGE_OFFSET 0x27000
39#ifdef CONFIG_SPL_BUILD
40#define CONFIG_SPL_SKIP_RELOCATE
41#define CONFIG_SPL_COMMON_INIT_DDR
42#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080043#endif
44
Miquel Raynald0935362019-10-03 19:50:03 +020045#ifdef CONFIG_MTD_RAW_NAND
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080046#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
47#define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
48#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
49#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
York Sune20c6852016-11-21 12:54:19 -080050#if defined(CONFIG_ARCH_T2080)
Zhao Qiang55107dc2016-09-08 12:55:32 +080051#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_nand_rcw.cfg
Zhao Qiang55107dc2016-09-08 12:55:32 +080052#endif
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080053#endif
54
55#ifdef CONFIG_SPIFLASH
56#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080057#define CONFIG_SPL_SPI_FLASH_MINIMAL
58#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
59#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
60#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
61#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080062#ifndef CONFIG_SPL_BUILD
63#define CONFIG_SYS_MPC85XX_NO_RESETVEC
64#endif
York Sune20c6852016-11-21 12:54:19 -080065#if defined(CONFIG_ARCH_T2080)
Zhao Qiang55107dc2016-09-08 12:55:32 +080066#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_spi_rcw.cfg
Zhao Qiang55107dc2016-09-08 12:55:32 +080067#endif
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080068#endif
69
70#ifdef CONFIG_SDCARD
71#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080072#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
73#define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
74#define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
75#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080076#ifndef CONFIG_SPL_BUILD
77#define CONFIG_SYS_MPC85XX_NO_RESETVEC
78#endif
York Sune20c6852016-11-21 12:54:19 -080079#if defined(CONFIG_ARCH_T2080)
Zhao Qiang55107dc2016-09-08 12:55:32 +080080#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_sd_rcw.cfg
Zhao Qiang55107dc2016-09-08 12:55:32 +080081#endif
Shengzhou Liu07886942013-11-22 17:39:11 +080082#endif
83
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080084#endif /* CONFIG_RAMBOOT_PBL */
85
Shengzhou Liu07886942013-11-22 17:39:11 +080086#define CONFIG_SRIO_PCIE_BOOT_MASTER
87#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
88/* Set 1M boot space */
89#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
90#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
91 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
92#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liu07886942013-11-22 17:39:11 +080093#endif
94
Shengzhou Liu07886942013-11-22 17:39:11 +080095#ifndef CONFIG_RESET_VECTOR_ADDRESS
96#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
97#endif
98
99/*
100 * These can be toggled for performance analysis, otherwise use default.
101 */
102#define CONFIG_SYS_CACHE_STASHING
103#define CONFIG_BTB /* toggle branch predition */
Shengzhou Liu07886942013-11-22 17:39:11 +0800104#ifdef CONFIG_DDR_ECC
Shengzhou Liu07886942013-11-22 17:39:11 +0800105#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
106#endif
107
Shengzhou Liu07886942013-11-22 17:39:11 +0800108#ifndef __ASSEMBLY__
109unsigned long get_board_sys_clk(void);
Shengzhou Liu07886942013-11-22 17:39:11 +0800110#endif
111
112#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
Shengzhou Liu07886942013-11-22 17:39:11 +0800113
114/*
115 * Config the L3 Cache as L3 SRAM
116 */
Shengzhou Liud11b3cb2014-04-18 16:43:39 +0800117#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
118#define CONFIG_SYS_L3_SIZE (512 << 10)
119#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
Tom Rini5cd7ece2019-11-18 20:02:10 -0500120#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Shengzhou Liud11b3cb2014-04-18 16:43:39 +0800121#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
122#define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
123#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Shengzhou Liu07886942013-11-22 17:39:11 +0800124
125#define CONFIG_SYS_DCSRBAR 0xf0000000
126#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
127
128/* EEPROM */
Shengzhou Liu07886942013-11-22 17:39:11 +0800129#define CONFIG_SYS_I2C_EEPROM_NXID
130#define CONFIG_SYS_EEPROM_BUS_NUM 0
Shengzhou Liu07886942013-11-22 17:39:11 +0800131
132/*
133 * DDR Setup
134 */
135#define CONFIG_VERY_BIG_RAM
136#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
137#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Shengzhou Liueca52382014-05-20 12:08:20 +0800138#define CONFIG_DIMM_SLOTS_PER_CTLR 2
139#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Shengzhou Liu07886942013-11-22 17:39:11 +0800140#define CONFIG_SYS_SPD_BUS_NUM 0
141#define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
142#define SPD_EEPROM_ADDRESS1 0x51
143#define SPD_EEPROM_ADDRESS2 0x52
144#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
145#define CTRL_INTLV_PREFERED cacheline
146
147/*
148 * IFC Definitions
149 */
150#define CONFIG_SYS_FLASH_BASE 0xe0000000
151#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
152#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
153#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
154 + 0x8000000) | \
155 CSPR_PORT_SIZE_16 | \
156 CSPR_MSEL_NOR | \
157 CSPR_V)
158#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
159#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
160 CSPR_PORT_SIZE_16 | \
161 CSPR_MSEL_NOR | \
162 CSPR_V)
163#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
164/* NOR Flash Timing Params */
165#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
166
167#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
168 FTIM0_NOR_TEADC(0x5) | \
169 FTIM0_NOR_TEAHC(0x5))
170#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
171 FTIM1_NOR_TRAD_NOR(0x1A) |\
172 FTIM1_NOR_TSEQRAD_NOR(0x13))
173#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
174 FTIM2_NOR_TCH(0x4) | \
175 FTIM2_NOR_TWPH(0x0E) | \
176 FTIM2_NOR_TWP(0x1c))
177#define CONFIG_SYS_NOR_FTIM3 0x0
178
179#define CONFIG_SYS_FLASH_QUIET_TEST
180#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
181
182#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
183#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
184#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
185#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
186
187#define CONFIG_SYS_FLASH_EMPTY_INFO
188#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
189 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
190
191#define CONFIG_FSL_QIXIS /* use common QIXIS code */
192#define QIXIS_BASE 0xffdf0000
193#define QIXIS_LBMAP_SWITCH 6
194#define QIXIS_LBMAP_MASK 0x0f
195#define QIXIS_LBMAP_SHIFT 0
196#define QIXIS_LBMAP_DFLTBANK 0x00
197#define QIXIS_LBMAP_ALTBANK 0x04
York Sun23b3df92016-04-07 09:52:11 -0700198#define QIXIS_LBMAP_NAND 0x09
199#define QIXIS_LBMAP_SD 0x00
200#define QIXIS_RCW_SRC_NAND 0x104
201#define QIXIS_RCW_SRC_SD 0x040
Shengzhou Liu07886942013-11-22 17:39:11 +0800202#define QIXIS_RST_CTL_RESET 0x83
203#define QIXIS_RST_FORCE_MEM 0x1
204#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
205#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
206#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
207#define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
208
209#define CONFIG_SYS_CSPR3_EXT (0xf)
210#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
211 | CSPR_PORT_SIZE_8 \
212 | CSPR_MSEL_GPCM \
213 | CSPR_V)
Rajesh Bhagat28663d82018-11-05 18:01:19 +0000214#define CONFIG_SYS_AMASK3 IFC_AMASK(64 * 1024)
Shengzhou Liu07886942013-11-22 17:39:11 +0800215#define CONFIG_SYS_CSOR3 0x0
216/* QIXIS Timing parameters for IFC CS3 */
217#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
218 FTIM0_GPCM_TEADC(0x0e) | \
219 FTIM0_GPCM_TEAHC(0x0e))
220#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
221 FTIM1_GPCM_TRAD(0x3f))
222#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shengzhou Liubdfeaf62014-03-06 15:07:39 +0800223 FTIM2_GPCM_TCH(0x8) | \
Shengzhou Liu07886942013-11-22 17:39:11 +0800224 FTIM2_GPCM_TWP(0x1f))
225#define CONFIG_SYS_CS3_FTIM3 0x0
226
227/* NAND Flash on IFC */
228#define CONFIG_NAND_FSL_IFC
229#define CONFIG_SYS_NAND_BASE 0xff800000
230#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
231
232#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
233#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
234 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
235 | CSPR_MSEL_NAND /* MSEL = NAND */ \
236 | CSPR_V)
237#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
238
239#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
240 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
241 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
242 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
243 | CSOR_NAND_PGS_2K /* Page Size = 2K */\
244 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
245 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
246
247#define CONFIG_SYS_NAND_ONFI_DETECTION
248
249/* ONFI NAND Flash mode0 Timing Params */
250#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
251 FTIM0_NAND_TWP(0x18) | \
252 FTIM0_NAND_TWCHT(0x07) | \
253 FTIM0_NAND_TWH(0x0a))
254#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
255 FTIM1_NAND_TWBE(0x39) | \
256 FTIM1_NAND_TRR(0x0e) | \
257 FTIM1_NAND_TRP(0x18))
258#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
259 FTIM2_NAND_TREH(0x0a) | \
260 FTIM2_NAND_TWHRE(0x1e))
261#define CONFIG_SYS_NAND_FTIM3 0x0
262
263#define CONFIG_SYS_NAND_DDR_LAW 11
264#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
265#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shengzhou Liu07886942013-11-22 17:39:11 +0800266#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
267
Miquel Raynald0935362019-10-03 19:50:03 +0200268#if defined(CONFIG_MTD_RAW_NAND)
Shengzhou Liu07886942013-11-22 17:39:11 +0800269#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
270#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
271#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
272#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
273#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
274#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
275#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
276#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
Shengzhou Liub2708d62014-03-13 10:19:00 +0800277#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
278#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
279#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
280#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
281#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
282#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
283#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
284#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
285#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
286#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
Shengzhou Liu07886942013-11-22 17:39:11 +0800287#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
288#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
289#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
290#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
291#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
292#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
293#else
294#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
295#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
296#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
297#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
298#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
299#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
300#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
301#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
Shengzhou Liub2708d62014-03-13 10:19:00 +0800302#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
303#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
304#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
305#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
306#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
307#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
308#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
309#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
Shengzhou Liu07886942013-11-22 17:39:11 +0800310#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
311#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
312#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
313#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
314#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
315#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
316#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
317#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
318#endif
Shengzhou Liu07886942013-11-22 17:39:11 +0800319
320#if defined(CONFIG_RAMBOOT_PBL)
321#define CONFIG_SYS_RAMBOOT
322#endif
323
Shengzhou Liud11b3cb2014-04-18 16:43:39 +0800324#ifdef CONFIG_SPL_BUILD
325#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
326#else
327#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
328#endif
329
Shengzhou Liu07886942013-11-22 17:39:11 +0800330#define CONFIG_HWCONFIG
331
332/* define to use L1 as initial stack */
333#define CONFIG_L1_INIT_RAM
334#define CONFIG_SYS_INIT_RAM_LOCK
335#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
336#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700337#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liu07886942013-11-22 17:39:11 +0800338/* The assembler doesn't like typecast */
339#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
340 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
341 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
342#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
343#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
344 GENERATED_GBL_DATA_SIZE)
345#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530346#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Shengzhou Liu07886942013-11-22 17:39:11 +0800347#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
348
349/*
350 * Serial Port
351 */
Shengzhou Liu07886942013-11-22 17:39:11 +0800352#define CONFIG_SYS_NS16550_SERIAL
353#define CONFIG_SYS_NS16550_REG_SIZE 1
354#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
355#define CONFIG_SYS_BAUDRATE_TABLE \
356 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
357#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
358#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
359#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
360#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
361
Shengzhou Liu07886942013-11-22 17:39:11 +0800362/*
363 * I2C
364 */
Biwen Li07b3dcf2020-05-01 20:04:19 +0800365
Shengzhou Liu07886942013-11-22 17:39:11 +0800366#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
367#define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
368#define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
369#define I2C_MUX_CH_DEFAULT 0x8
370
Ying Zhang8876a512014-10-31 18:06:18 +0800371#define I2C_MUX_CH_VOL_MONITOR 0xa
372
373/* Voltage monitor on channel 2*/
374#define I2C_VOL_MONITOR_ADDR 0x40
375#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
376#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
377#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
378
379#define CONFIG_VID_FLS_ENV "t208xqds_vdd_mv"
380#ifndef CONFIG_SPL_BUILD
381#define CONFIG_VID
382#endif
383#define CONFIG_VOL_MONITOR_IR36021_SET
384#define CONFIG_VOL_MONITOR_IR36021_READ
385/* The lowest and highest voltage allowed for T208xQDS */
386#define VDD_MV_MIN 819
387#define VDD_MV_MAX 1212
Shengzhou Liu07886942013-11-22 17:39:11 +0800388
389/*
390 * RapidIO
391 */
392#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
393#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
394#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
395#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
396#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
397#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
398/*
399 * for slave u-boot IMAGE instored in master memory space,
400 * PHYS must be aligned based on the SIZE
401 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800402#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
403#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
404#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
405#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800406/*
407 * for slave UCODE and ENV instored in master memory space,
408 * PHYS must be aligned based on the SIZE
409 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800410#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800411#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
412#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
413
414/* slave core release by master*/
415#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
416#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
417
418/*
419 * SRIO_PCIE_BOOT - SLAVE
420 */
421#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
422#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
423#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
424 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
425#endif
426
427/*
428 * eSPI - Enhanced SPI
429 */
Shengzhou Liu07886942013-11-22 17:39:11 +0800430
431/*
432 * General PCI
433 * Memory space is mapped 1-1, but I/O space must start from 0.
434 */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400435#define CONFIG_PCIE1 /* PCIE controller 1 */
436#define CONFIG_PCIE2 /* PCIE controller 2 */
437#define CONFIG_PCIE3 /* PCIE controller 3 */
438#define CONFIG_PCIE4 /* PCIE controller 4 */
Shengzhou Liu07886942013-11-22 17:39:11 +0800439#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
440/* controller 1, direct to uli, tgtid 3, Base address 20000 */
441#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Shengzhou Liu07886942013-11-22 17:39:11 +0800442#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800443#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Shengzhou Liu07886942013-11-22 17:39:11 +0800444#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800445
446/* controller 2, Slot 2, tgtid 2, Base address 201000 */
447#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Shengzhou Liu07886942013-11-22 17:39:11 +0800448#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800449#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Shengzhou Liu07886942013-11-22 17:39:11 +0800450#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800451
452/* controller 3, Slot 1, tgtid 1, Base address 202000 */
453#define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
Shengzhou Liu07886942013-11-22 17:39:11 +0800454#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800455#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Shengzhou Liu07886942013-11-22 17:39:11 +0800456#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800457
458/* controller 4, Base address 203000 */
459#define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000
Shengzhou Liu07886942013-11-22 17:39:11 +0800460#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800461#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800462
463#ifdef CONFIG_PCI
Shengzhou Liu07886942013-11-22 17:39:11 +0800464#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Shengzhou Liu07886942013-11-22 17:39:11 +0800465#endif
466
467/* Qman/Bman */
468#ifndef CONFIG_NOBQFMAN
Shengzhou Liu07886942013-11-22 17:39:11 +0800469#define CONFIG_SYS_BMAN_NUM_PORTALS 18
470#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
471#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
472#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500473#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
474#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
475#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
476#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
477#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
478 CONFIG_SYS_BMAN_CENA_SIZE)
479#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
480#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Shengzhou Liu07886942013-11-22 17:39:11 +0800481#define CONFIG_SYS_QMAN_NUM_PORTALS 18
482#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
483#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
484#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500485#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
486#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
487#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
488#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
489#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
490 CONFIG_SYS_QMAN_CENA_SIZE)
491#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
492#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liu07886942013-11-22 17:39:11 +0800493
494#define CONFIG_SYS_DPAA_FMAN
495#define CONFIG_SYS_DPAA_PME
496#define CONFIG_SYS_PMAN
497#define CONFIG_SYS_DPAA_DCE
498#define CONFIG_SYS_DPAA_RMAN /* RMan */
499#define CONFIG_SYS_INTERLAKEN
500
501/* Default address of microcode for the Linux Fman driver */
502#if defined(CONFIG_SPIFLASH)
503/*
504 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
505 * env, so we got 0x110000.
506 */
Zhao Qiang83a90842014-03-21 16:21:44 +0800507#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Shengzhou Liu07886942013-11-22 17:39:11 +0800508#elif defined(CONFIG_SDCARD)
509/*
510 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Shengzhou Liud11b3cb2014-04-18 16:43:39 +0800511 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
512 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
Shengzhou Liu07886942013-11-22 17:39:11 +0800513 */
Shengzhou Liud11b3cb2014-04-18 16:43:39 +0800514#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
Miquel Raynald0935362019-10-03 19:50:03 +0200515#elif defined(CONFIG_MTD_RAW_NAND)
Shengzhou Liud11b3cb2014-04-18 16:43:39 +0800516#define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
Shengzhou Liu07886942013-11-22 17:39:11 +0800517#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
518/*
519 * Slave has no ucode locally, it can fetch this from remote. When implementing
520 * in two corenet boards, slave's ucode could be stored in master's memory
521 * space, the address can be mapped from slave TLB->slave LAW->
522 * slave SRIO or PCIE outbound window->master inbound window->
523 * master LAW->the ucode address in master's memory space.
524 */
Zhao Qiang83a90842014-03-21 16:21:44 +0800525#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
Shengzhou Liu07886942013-11-22 17:39:11 +0800526#else
Zhao Qiang83a90842014-03-21 16:21:44 +0800527#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Shengzhou Liu07886942013-11-22 17:39:11 +0800528#endif
529#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
530#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
531#endif /* CONFIG_NOBQFMAN */
532
533#ifdef CONFIG_SYS_DPAA_FMAN
Shengzhou Liu07886942013-11-22 17:39:11 +0800534#define RGMII_PHY1_ADDR 0x1
535#define RGMII_PHY2_ADDR 0x2
536#define FM1_10GEC1_PHY_ADDR 0x3
537#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
538#define SGMII_CARD_PORT2_PHY_ADDR 0x1D
539#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
540#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
541#endif
542
543#ifdef CONFIG_FMAN_ENET
Shengzhou Liu07886942013-11-22 17:39:11 +0800544#define CONFIG_ETHPRIME "FM1@DTSEC3"
Shengzhou Liu07886942013-11-22 17:39:11 +0800545#endif
546
547/*
548 * SATA
549 */
550#ifdef CONFIG_FSL_SATA_V2
Shengzhou Liu07886942013-11-22 17:39:11 +0800551#define CONFIG_SYS_SATA_MAX_DEVICE 2
552#define CONFIG_SATA1
553#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
554#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
555#define CONFIG_SATA2
556#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
557#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
558#define CONFIG_LBA48
Shengzhou Liu07886942013-11-22 17:39:11 +0800559#endif
560
561/*
562 * USB
563 */
Tom Riniceed5d22017-05-12 22:33:27 -0400564#ifdef CONFIG_USB_EHCI_HCD
Shengzhou Liu07886942013-11-22 17:39:11 +0800565#define CONFIG_USB_EHCI_FSL
566#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Shengzhou Liu07886942013-11-22 17:39:11 +0800567#define CONFIG_HAS_FSL_DR_USB
568#endif
569
570/*
571 * SDHC
572 */
573#ifdef CONFIG_MMC
Shengzhou Liu07886942013-11-22 17:39:11 +0800574#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
575#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Shengzhou Liu07886942013-11-22 17:39:11 +0800576#endif
577
Shengzhou Liuff16bd82014-04-02 14:28:34 +0800578/*
579 * Dynamic MTD Partition support with mtdparts
580 */
Shengzhou Liuff16bd82014-04-02 14:28:34 +0800581
Shengzhou Liu07886942013-11-22 17:39:11 +0800582/*
583 * Environment
584 */
585#define CONFIG_LOADS_ECHO /* echo on for serial download */
586#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
587
588/*
Shengzhou Liu07886942013-11-22 17:39:11 +0800589 * Miscellaneous configurable options
590 */
Shengzhou Liu07886942013-11-22 17:39:11 +0800591#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Shengzhou Liu07886942013-11-22 17:39:11 +0800592
593/*
594 * For booting Linux, the board info and command line data
595 * have to be in the first 64 MB of memory, since this is
596 * the maximum mapped by the Linux kernel during initialization.
597 */
598#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
599#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
600
601#ifdef CONFIG_CMD_KGDB
602#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
603#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
604#endif
605
606/*
607 * Environment Configuration
608 */
609#define CONFIG_ROOTPATH "/opt/nfsroot"
610#define CONFIG_BOOTFILE "uImage"
611#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
612
Shengzhou Liu07886942013-11-22 17:39:11 +0800613#define __USB_PHY_TYPE utmi
614
615#define CONFIG_EXTRA_ENV_SETTINGS \
616 "hwconfig=fsl_ddr:" \
617 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
618 "bank_intlv=auto;" \
619 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
620 "netdev=eth0\0" \
621 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
622 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
623 "tftpflash=tftpboot $loadaddr $uboot && " \
624 "protect off $ubootaddr +$filesize && " \
625 "erase $ubootaddr +$filesize && " \
626 "cp.b $loadaddr $ubootaddr $filesize && " \
627 "protect on $ubootaddr +$filesize && " \
628 "cmp.b $loadaddr $ubootaddr $filesize\0" \
629 "consoledev=ttyS0\0" \
630 "ramdiskaddr=2000000\0" \
631 "ramdiskfile=t2080qds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500632 "fdtaddr=1e00000\0" \
Shengzhou Liu07886942013-11-22 17:39:11 +0800633 "fdtfile=t2080qds/t2080qds.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500634 "bdev=sda3\0"
Shengzhou Liu07886942013-11-22 17:39:11 +0800635
636/*
637 * For emulation this causes u-boot to jump to the start of the
638 * proof point app code automatically
639 */
Tom Rini9aed2af2021-08-19 14:29:00 -0400640#define PROOF_POINTS \
Shengzhou Liu07886942013-11-22 17:39:11 +0800641 "setenv bootargs root=/dev/$bdev rw " \
642 "console=$consoledev,$baudrate $othbootargs;" \
643 "cpu 1 release 0x29000000 - - -;" \
644 "cpu 2 release 0x29000000 - - -;" \
645 "cpu 3 release 0x29000000 - - -;" \
646 "cpu 4 release 0x29000000 - - -;" \
647 "cpu 5 release 0x29000000 - - -;" \
648 "cpu 6 release 0x29000000 - - -;" \
649 "cpu 7 release 0x29000000 - - -;" \
650 "go 0x29000000"
651
Tom Rini9aed2af2021-08-19 14:29:00 -0400652#define HVBOOT \
Shengzhou Liu07886942013-11-22 17:39:11 +0800653 "setenv bootargs config-addr=0x60000000; " \
654 "bootm 0x01000000 - 0x00f00000"
655
Tom Rini9aed2af2021-08-19 14:29:00 -0400656#define ALU \
Shengzhou Liu07886942013-11-22 17:39:11 +0800657 "setenv bootargs root=/dev/$bdev rw " \
658 "console=$consoledev,$baudrate $othbootargs;" \
659 "cpu 1 release 0x01000000 - - -;" \
660 "cpu 2 release 0x01000000 - - -;" \
661 "cpu 3 release 0x01000000 - - -;" \
662 "cpu 4 release 0x01000000 - - -;" \
663 "cpu 5 release 0x01000000 - - -;" \
664 "cpu 6 release 0x01000000 - - -;" \
665 "cpu 7 release 0x01000000 - - -;" \
666 "go 0x01000000"
667
Tom Rini9aed2af2021-08-19 14:29:00 -0400668#define LINUXBOOTCOMMAND \
Shengzhou Liu07886942013-11-22 17:39:11 +0800669 "setenv bootargs root=/dev/ram rw " \
670 "console=$consoledev,$baudrate $othbootargs;" \
671 "setenv ramdiskaddr 0x02000000;" \
672 "setenv fdtaddr 0x00c00000;" \
673 "setenv loadaddr 0x1000000;" \
674 "bootm $loadaddr $ramdiskaddr $fdtaddr"
675
Tom Rini9aed2af2021-08-19 14:29:00 -0400676#define HDBOOT \
Shengzhou Liu07886942013-11-22 17:39:11 +0800677 "setenv bootargs root=/dev/$bdev rw " \
678 "console=$consoledev,$baudrate $othbootargs;" \
679 "tftp $loadaddr $bootfile;" \
680 "tftp $fdtaddr $fdtfile;" \
681 "bootm $loadaddr - $fdtaddr"
682
Tom Rini9aed2af2021-08-19 14:29:00 -0400683#define NFSBOOTCOMMAND \
Shengzhou Liu07886942013-11-22 17:39:11 +0800684 "setenv bootargs root=/dev/nfs rw " \
685 "nfsroot=$serverip:$rootpath " \
686 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
687 "console=$consoledev,$baudrate $othbootargs;" \
688 "tftp $loadaddr $bootfile;" \
689 "tftp $fdtaddr $fdtfile;" \
690 "bootm $loadaddr - $fdtaddr"
691
Tom Rini9aed2af2021-08-19 14:29:00 -0400692#define RAMBOOTCOMMAND \
Shengzhou Liu07886942013-11-22 17:39:11 +0800693 "setenv bootargs root=/dev/ram rw " \
694 "console=$consoledev,$baudrate $othbootargs;" \
695 "tftp $ramdiskaddr $ramdiskfile;" \
696 "tftp $loadaddr $bootfile;" \
697 "tftp $fdtaddr $fdtfile;" \
698 "bootm $loadaddr $ramdiskaddr $fdtaddr"
699
Tom Rini9aed2af2021-08-19 14:29:00 -0400700#define CONFIG_BOOTCOMMAND LINUXBOOTCOMMAND
Shengzhou Liu07886942013-11-22 17:39:11 +0800701
Shengzhou Liu07886942013-11-22 17:39:11 +0800702#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530703
Shengzhou Liu031228a2014-02-21 13:16:19 +0800704#endif /* __T208xQDS_H */