blob: d1b4debae6f9c9a356ecac59df5042631bde2b1c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05302/*
Tom Rini10e47792018-05-06 17:58:06 -04003 * Copyright 2014 Freescale Semiconductor, Inc.
Biwen Li29cd2712020-05-01 20:04:21 +08004 * Copyright 2020 NXP
Tom Rini10e47792018-05-06 17:58:06 -04005 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05306
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Simon Glassfb64e362020-05-10 11:40:09 -060010#include <linux/stringify.h>
11
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053012/*
vijay rai27cdc772014-03-31 11:46:34 +053013 * T104x RDB board configuration file
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053014 */
Prabhakar Kushwahac4c10d12014-10-29 22:33:09 +053015#include <asm/config_mpc85xx.h>
16
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053017#ifdef CONFIG_RAMBOOT_PBL
Sumit Gargafaca2a2016-07-14 12:27:52 -040018
Udit Agarwald2dd2f72019-11-07 16:11:39 +000019#ifndef CONFIG_NXP_ESBC
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053020#define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg
Sumit Gargafaca2a2016-07-14 12:27:52 -040021#else
22#define CONFIG_SYS_FSL_PBL_PBI \
23 $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi_sb.cfg
24#endif
25
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053026#define CONFIG_SPL_FLUSH_IMAGE
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053027#define CONFIG_SPL_PAD_TO 0x40000
28#define CONFIG_SPL_MAX_SIZE 0x28000
29#ifdef CONFIG_SPL_BUILD
30#define CONFIG_SPL_SKIP_RELOCATE
31#define CONFIG_SPL_COMMON_INIT_DDR
32#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053033#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053034#define RESET_VECTOR_OFFSET 0x27FFC
35#define BOOT_PAGE_OFFSET 0x27000
36
Miquel Raynald0935362019-10-03 19:50:03 +020037#ifdef CONFIG_MTD_RAW_NAND
Udit Agarwald2dd2f72019-11-07 16:11:39 +000038#ifdef CONFIG_NXP_ESBC
Sumit Gargafaca2a2016-07-14 12:27:52 -040039#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
40/*
41 * HDR would be appended at end of image and copied to DDR along
42 * with U-Boot image.
43 */
44#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \
45 CONFIG_U_BOOT_HDR_SIZE)
46#else
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053047#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
Sumit Gargafaca2a2016-07-14 12:27:52 -040048#endif
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080049#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
50#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053051#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
York Sun37cdf5d2016-11-18 13:31:27 -080052#ifdef CONFIG_TARGET_T1040RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +080053#define CONFIG_SYS_FSL_PBL_RCW \
54$(SRCTREE)/board/freescale/t104xrdb/t1040_nand_rcw.cfg
55#endif
York Sune9c8dcf2016-11-18 13:44:00 -080056#ifdef CONFIG_TARGET_T1042RDB_PI
Zhao Qiang55107dc2016-09-08 12:55:32 +080057#define CONFIG_SYS_FSL_PBL_RCW \
58$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_nand_rcw.cfg
59#endif
York Sun5e471552016-11-21 11:08:49 -080060#ifdef CONFIG_TARGET_T1042RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +080061#define CONFIG_SYS_FSL_PBL_RCW \
62$(SRCTREE)/board/freescale/t104xrdb/t1042_nand_rcw.cfg
63#endif
York Sun2c156012016-11-21 10:46:53 -080064#ifdef CONFIG_TARGET_T1040D4RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +080065#define CONFIG_SYS_FSL_PBL_RCW \
66$(SRCTREE)/board/freescale/t104xrdb/t1040d4_nand_rcw.cfg
67#endif
York Sund08610d2016-11-21 11:04:34 -080068#ifdef CONFIG_TARGET_T1042D4RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +080069#define CONFIG_SYS_FSL_PBL_RCW \
70$(SRCTREE)/board/freescale/t104xrdb/t1042d4_nand_rcw.cfg
71#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053072#endif
73
74#ifdef CONFIG_SPIFLASH
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080075#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053076#define CONFIG_SPL_SPI_FLASH_MINIMAL
77#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080078#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
79#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053080#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053081#ifndef CONFIG_SPL_BUILD
82#define CONFIG_SYS_MPC85XX_NO_RESETVEC
83#endif
York Sun37cdf5d2016-11-18 13:31:27 -080084#ifdef CONFIG_TARGET_T1040RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +080085#define CONFIG_SYS_FSL_PBL_RCW \
86$(SRCTREE)/board/freescale/t104xrdb/t1040_spi_rcw.cfg
87#endif
York Sune9c8dcf2016-11-18 13:44:00 -080088#ifdef CONFIG_TARGET_T1042RDB_PI
Zhao Qiang55107dc2016-09-08 12:55:32 +080089#define CONFIG_SYS_FSL_PBL_RCW \
90$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_spi_rcw.cfg
91#endif
York Sun5e471552016-11-21 11:08:49 -080092#ifdef CONFIG_TARGET_T1042RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +080093#define CONFIG_SYS_FSL_PBL_RCW \
94$(SRCTREE)/board/freescale/t104xrdb/t1042_spi_rcw.cfg
95#endif
York Sun2c156012016-11-21 10:46:53 -080096#ifdef CONFIG_TARGET_T1040D4RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +080097#define CONFIG_SYS_FSL_PBL_RCW \
98$(SRCTREE)/board/freescale/t104xrdb/t1040d4_spi_rcw.cfg
99#endif
York Sund08610d2016-11-21 11:04:34 -0800100#ifdef CONFIG_TARGET_T1042D4RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +0800101#define CONFIG_SYS_FSL_PBL_RCW \
102$(SRCTREE)/board/freescale/t104xrdb/t1042d4_spi_rcw.cfg
103#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530104#endif
105
106#ifdef CONFIG_SDCARD
Tang Yuantian25ccd5d2014-07-23 17:27:53 +0800107#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530108#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Tang Yuantian25ccd5d2014-07-23 17:27:53 +0800109#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
110#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530111#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530112#ifndef CONFIG_SPL_BUILD
113#define CONFIG_SYS_MPC85XX_NO_RESETVEC
114#endif
York Sun37cdf5d2016-11-18 13:31:27 -0800115#ifdef CONFIG_TARGET_T1040RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +0800116#define CONFIG_SYS_FSL_PBL_RCW \
117$(SRCTREE)/board/freescale/t104xrdb/t1040_sd_rcw.cfg
118#endif
York Sune9c8dcf2016-11-18 13:44:00 -0800119#ifdef CONFIG_TARGET_T1042RDB_PI
Zhao Qiang55107dc2016-09-08 12:55:32 +0800120#define CONFIG_SYS_FSL_PBL_RCW \
121$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_sd_rcw.cfg
122#endif
York Sun5e471552016-11-21 11:08:49 -0800123#ifdef CONFIG_TARGET_T1042RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +0800124#define CONFIG_SYS_FSL_PBL_RCW \
125$(SRCTREE)/board/freescale/t104xrdb/t1042_sd_rcw.cfg
126#endif
York Sun2c156012016-11-21 10:46:53 -0800127#ifdef CONFIG_TARGET_T1040D4RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +0800128#define CONFIG_SYS_FSL_PBL_RCW \
129$(SRCTREE)/board/freescale/t104xrdb/t1040d4_sd_rcw.cfg
130#endif
York Sund08610d2016-11-21 11:04:34 -0800131#ifdef CONFIG_TARGET_T1042D4RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +0800132#define CONFIG_SYS_FSL_PBL_RCW \
133$(SRCTREE)/board/freescale/t104xrdb/t1042d4_sd_rcw.cfg
134#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530135#endif
136
137#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530138
139/* High Level Configuration Options */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530140#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530141
Tang Yuantian856b5f32014-04-17 15:33:45 +0800142/* support deep sleep */
143#define CONFIG_DEEP_SLEEP
Tang Yuantian856b5f32014-04-17 15:33:45 +0800144
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530145#ifndef CONFIG_RESET_VECTOR_ADDRESS
146#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
147#endif
148
149#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -0800150#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -0400151#define CONFIG_PCIE1 /* PCIE controller 1 */
152#define CONFIG_PCIE2 /* PCIE controller 2 */
153#define CONFIG_PCIE3 /* PCIE controller 3 */
154#define CONFIG_PCIE4 /* PCIE controller 4 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530155
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530156#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
157
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530158#if defined(CONFIG_SPIFLASH)
Miquel Raynald0935362019-10-03 19:50:03 +0200159#elif defined(CONFIG_MTD_RAW_NAND)
Udit Agarwald2dd2f72019-11-07 16:11:39 +0000160#ifdef CONFIG_NXP_ESBC
Sumit Gargafaca2a2016-07-14 12:27:52 -0400161#define CONFIG_RAMBOOT_NAND
162#define CONFIG_BOOTSCRIPT_COPY_RAM
163#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530164#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530165
166#define CONFIG_SYS_CLK_FREQ 100000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530167
168/*
169 * These can be toggled for performance analysis, otherwise use default.
170 */
171#define CONFIG_SYS_CACHE_STASHING
172#define CONFIG_BACKSIDE_L2_CACHE
173#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
174#define CONFIG_BTB /* toggle branch predition */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530175#ifdef CONFIG_DDR_ECC
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530176#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
177#endif
178
179#define CONFIG_ENABLE_36BIT_PHYS
180
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530181/*
182 * Config the L3 Cache as L3 SRAM
183 */
184#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
Sumit Gargafaca2a2016-07-14 12:27:52 -0400185/*
186 * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
187 * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
188 * (CONFIG_SYS_INIT_L3_VADDR) will be different.
189 */
190#define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530191#define CONFIG_SYS_L3_SIZE 256 << 10
Sumit Gargafaca2a2016-07-14 12:27:52 -0400192#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024)
Tom Rini5cd7ece2019-11-18 20:02:10 -0500193#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530194#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
195#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
196#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530197
198#define CONFIG_SYS_DCSRBAR 0xf0000000
199#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
200
201/*
202 * DDR Setup
203 */
204#define CONFIG_VERY_BIG_RAM
205#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
206#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
207
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530208#define CONFIG_DIMM_SLOTS_PER_CTLR 1
Priyanka Jain37e7f6a2014-02-26 09:38:37 +0530209#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530210
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530211#define CONFIG_SYS_SPD_BUS_NUM 0
212#define SPD_EEPROM_ADDRESS 0x51
213
214#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
215
216/*
217 * IFC Definitions
218 */
219#define CONFIG_SYS_FLASH_BASE 0xe8000000
220#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
221
222#define CONFIG_SYS_NOR_CSPR_EXT (0xf)
223#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
224 CSPR_PORT_SIZE_16 | \
225 CSPR_MSEL_NOR | \
226 CSPR_V)
227#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530228
229/*
230 * TDM Definition
231 */
232#define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
233
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530234/* NOR Flash Timing Params */
235#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
236#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
237 FTIM0_NOR_TEADC(0x5) | \
238 FTIM0_NOR_TEAHC(0x5))
239#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
240 FTIM1_NOR_TRAD_NOR(0x1A) |\
241 FTIM1_NOR_TSEQRAD_NOR(0x13))
242#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
243 FTIM2_NOR_TCH(0x4) | \
244 FTIM2_NOR_TWPH(0x0E) | \
245 FTIM2_NOR_TWP(0x1c))
246#define CONFIG_SYS_NOR_FTIM3 0x0
247
248#define CONFIG_SYS_FLASH_QUIET_TEST
249#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
250
251#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
252#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
253#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
254#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
255
256#define CONFIG_SYS_FLASH_EMPTY_INFO
257#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
258
259/* CPLD on IFC */
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +0530260#define CPLD_LBMAP_MASK 0x3F
261#define CPLD_BANK_SEL_MASK 0x07
262#define CPLD_BANK_OVERRIDE 0x40
263#define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */
264#define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */
265#define CPLD_LBMAP_RESET 0xFF
266#define CPLD_LBMAP_SHIFT 0x03
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530267
York Sune9c8dcf2016-11-18 13:44:00 -0800268#if defined(CONFIG_TARGET_T1042RDB_PI)
Jason Jindd6377a2014-03-19 10:47:56 +0800269#define CPLD_DIU_SEL_DFP 0x80
York Sund08610d2016-11-21 11:04:34 -0800270#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530271#define CPLD_DIU_SEL_DFP 0xc0
Jason Jindd6377a2014-03-19 10:47:56 +0800272#endif
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +0530273
York Sun2c156012016-11-21 10:46:53 -0800274#if defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530275#define CPLD_INT_MASK_ALL 0xFF
276#define CPLD_INT_MASK_THERM 0x80
277#define CPLD_INT_MASK_DVI_DFP 0x40
278#define CPLD_INT_MASK_QSGMII1 0x20
279#define CPLD_INT_MASK_QSGMII2 0x10
280#define CPLD_INT_MASK_SGMI1 0x08
281#define CPLD_INT_MASK_SGMI2 0x04
282#define CPLD_INT_MASK_TDMR1 0x02
283#define CPLD_INT_MASK_TDMR2 0x01
284#endif
285
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530286#define CONFIG_SYS_CPLD_BASE 0xffdf0000
287#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
Priyanka Jain9495ef32014-01-27 14:07:11 +0530288#define CONFIG_SYS_CSPR2_EXT (0xf)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530289#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
290 | CSPR_PORT_SIZE_8 \
291 | CSPR_MSEL_GPCM \
292 | CSPR_V)
293#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
294#define CONFIG_SYS_CSOR2 0x0
295/* CPLD Timing parameters for IFC CS2 */
296#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
297 FTIM0_GPCM_TEADC(0x0e) | \
298 FTIM0_GPCM_TEAHC(0x0e))
299#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
300 FTIM1_GPCM_TRAD(0x1f))
301#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiec2bc4602014-06-26 14:41:33 +0800302 FTIM2_GPCM_TCH(0x8) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530303 FTIM2_GPCM_TWP(0x1f))
304#define CONFIG_SYS_CS2_FTIM3 0x0
305
306/* NAND Flash on IFC */
307#define CONFIG_NAND_FSL_IFC
308#define CONFIG_SYS_NAND_BASE 0xff800000
309#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
310
311#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
312#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
313 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
314 | CSPR_MSEL_NAND /* MSEL = NAND */ \
315 | CSPR_V)
316#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
317
318#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
319 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
320 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
321 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
322 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
323 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
324 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
325
326#define CONFIG_SYS_NAND_ONFI_DETECTION
327
328/* ONFI NAND Flash mode0 Timing Params */
329#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
330 FTIM0_NAND_TWP(0x18) | \
331 FTIM0_NAND_TWCHT(0x07) | \
332 FTIM0_NAND_TWH(0x0a))
333#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
334 FTIM1_NAND_TWBE(0x39) | \
335 FTIM1_NAND_TRR(0x0e) | \
336 FTIM1_NAND_TRP(0x18))
337#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
338 FTIM2_NAND_TREH(0x0a) | \
339 FTIM2_NAND_TWHRE(0x1e))
340#define CONFIG_SYS_NAND_FTIM3 0x0
341
342#define CONFIG_SYS_NAND_DDR_LAW 11
343#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
344#define CONFIG_SYS_MAX_NAND_DEVICE 1
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530345
346#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
347
Miquel Raynald0935362019-10-03 19:50:03 +0200348#if defined(CONFIG_MTD_RAW_NAND)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530349#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
350#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
351#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
352#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
353#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
354#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
355#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
356#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
357#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
358#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
359#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
360#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
361#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
362#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
363#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
364#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
365#else
366#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
367#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
368#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
369#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
370#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
371#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
372#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
373#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
374#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
375#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
376#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
377#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
378#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
379#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
380#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
381#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
382#endif
383
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530384#ifdef CONFIG_SPL_BUILD
385#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
386#else
387#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
388#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530389
390#if defined(CONFIG_RAMBOOT_PBL)
391#define CONFIG_SYS_RAMBOOT
392#endif
393
Prabhakar Kushwahac4c10d12014-10-29 22:33:09 +0530394#ifdef CONFIG_SYS_FSL_ERRATUM_A008044
Miquel Raynald0935362019-10-03 19:50:03 +0200395#if defined(CONFIG_MTD_RAW_NAND)
Prabhakar Kushwahac4c10d12014-10-29 22:33:09 +0530396#define CONFIG_A008044_WORKAROUND
397#endif
398#endif
399
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530400#define CONFIG_HWCONFIG
401
402/* define to use L1 as initial stack */
403#define CONFIG_L1_INIT_RAM
404#define CONFIG_SYS_INIT_RAM_LOCK
405#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
406#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700407#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530408/* The assembler doesn't like typecast */
409#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
410 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
411 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
412#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
413
414#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
415 GENERATED_GBL_DATA_SIZE)
416#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
417
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530418#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530419#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
420
421/* Serial Port - controlled on board with jumper J8
422 * open - index 2
423 * shorted - index 1
424 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530425#define CONFIG_SYS_NS16550_SERIAL
426#define CONFIG_SYS_NS16550_REG_SIZE 1
427#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
428
429#define CONFIG_SYS_BAUDRATE_TABLE \
430 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
431
432#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
433#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
434#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
435#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530436
York Sund08610d2016-11-21 11:04:34 -0800437#if defined(CONFIG_TARGET_T1042RDB_PI) || defined(CONFIG_TARGET_T1042D4RDB)
Jason Jindd6377a2014-03-19 10:47:56 +0800438/* Video */
439#define CONFIG_FSL_DIU_FB
440
441#ifdef CONFIG_FSL_DIU_FB
442#define CONFIG_FSL_DIU_CH7301
443#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
Jason Jindd6377a2014-03-19 10:47:56 +0800444#define CONFIG_VIDEO_LOGO
445#define CONFIG_VIDEO_BMP_LOGO
446#endif
447#endif
448
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530449/* I2C */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530450
451/* I2C bus multiplexer */
452#define I2C_MUX_PCA_ADDR 0x70
453#define I2C_MUX_CH_DEFAULT 0x8
vijay rai27cdc772014-03-31 11:46:34 +0530454
York Sun097aa602016-11-21 11:25:26 -0800455#if defined(CONFIG_TARGET_T1042RDB_PI) || \
456 defined(CONFIG_TARGET_T1040D4RDB) || \
457 defined(CONFIG_TARGET_T1042D4RDB)
Jason Jindd6377a2014-03-19 10:47:56 +0800458/* LDI/DVI Encoder for display */
459#define CONFIG_SYS_I2C_LDI_ADDR 0x38
460#define CONFIG_SYS_I2C_DVI_ADDR 0x75
Biwen Li29cd2712020-05-01 20:04:21 +0800461#define CONFIG_SYS_I2C_DVI_BUS_NUM 0
Jason Jindd6377a2014-03-19 10:47:56 +0800462
vijay rai27cdc772014-03-31 11:46:34 +0530463/*
464 * RTC configuration
465 */
466#define RTC
467#define CONFIG_RTC_DS1337 1
468#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530469
vijay rai27cdc772014-03-31 11:46:34 +0530470/*DVI encoder*/
471#define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75
472#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530473
474/*
475 * eSPI - Enhanced SPI
476 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530477
478/*
479 * General PCI
480 * Memory space is mapped 1-1, but I/O space must start from 0.
481 */
482
483#ifdef CONFIG_PCI
484/* controller 1, direct to uli, tgtid 3, Base address 20000 */
485#ifdef CONFIG_PCIE1
486#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530487#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530488#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530489#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530490#endif
491
492/* controller 2, Slot 2, tgtid 2, Base address 201000 */
493#ifdef CONFIG_PCIE2
494#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530495#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530496#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530497#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530498#endif
499
500/* controller 3, Slot 1, tgtid 1, Base address 202000 */
501#ifdef CONFIG_PCIE3
502#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530503#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530504#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530505#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530506#endif
507
508/* controller 4, Base address 203000 */
509#ifdef CONFIG_PCIE4
510#define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530511#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530512#define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530513#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530514#endif
515
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530516#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530517#endif /* CONFIG_PCI */
518
519/* SATA */
520#define CONFIG_FSL_SATA_V2
521#ifdef CONFIG_FSL_SATA_V2
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530522#define CONFIG_SYS_SATA_MAX_DEVICE 1
523#define CONFIG_SATA1
524#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
525#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
526
527#define CONFIG_LBA48
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530528#endif
529
530/*
531* USB
532*/
533#define CONFIG_HAS_FSL_DR_USB
534
535#ifdef CONFIG_HAS_FSL_DR_USB
Tom Riniceed5d22017-05-12 22:33:27 -0400536#ifdef CONFIG_USB_EHCI_HCD
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530537#define CONFIG_USB_EHCI_FSL
538#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530539#endif
540#endif
541
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530542#ifdef CONFIG_MMC
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530543#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530544#endif
545
546/* Qman/Bman */
547#ifndef CONFIG_NOBQFMAN
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500548#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530549#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
550#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
551#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500552#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
553#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
554#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
555#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
556#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
557 CONFIG_SYS_BMAN_CENA_SIZE)
558#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
559#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500560#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530561#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
562#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
563#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500564#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
565#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
566#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
567#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
568#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
569 CONFIG_SYS_QMAN_CENA_SIZE)
570#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
571#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530572
573#define CONFIG_SYS_DPAA_FMAN
574#define CONFIG_SYS_DPAA_PME
575
Zhao Qiang3c494242014-03-14 10:11:03 +0800576#define CONFIG_U_QE
577
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530578/* Default address of microcode for the Linux Fman driver */
579#if defined(CONFIG_SPIFLASH)
580/*
581 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
582 * env, so we got 0x110000.
583 */
Zhao Qiang83a90842014-03-21 16:21:44 +0800584#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530585#elif defined(CONFIG_SDCARD)
586/*
587 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530588 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
589 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530590 */
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530591#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
Miquel Raynald0935362019-10-03 19:50:03 +0200592#elif defined(CONFIG_MTD_RAW_NAND)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530593#define CONFIG_SYS_FMAN_FW_ADDR (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530594#else
Zhao Qiang83a90842014-03-21 16:21:44 +0800595#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530596#endif
597
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530598#if defined(CONFIG_SPIFLASH)
599#define CONFIG_SYS_QE_FW_ADDR 0x130000
600#elif defined(CONFIG_SDCARD)
601#define CONFIG_SYS_QE_FW_ADDR (512 * 0x920)
Miquel Raynald0935362019-10-03 19:50:03 +0200602#elif defined(CONFIG_MTD_RAW_NAND)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530603#define CONFIG_SYS_QE_FW_ADDR (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
604#else
Zhao Qiang3c494242014-03-14 10:11:03 +0800605#define CONFIG_SYS_QE_FW_ADDR 0xEFF10000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530606#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530607
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530608#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
609#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
610#endif /* CONFIG_NOBQFMAN */
611
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530612#ifdef CONFIG_FMAN_ENET
York Sun5e471552016-11-21 11:08:49 -0800613#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530614#define CONFIG_SYS_SGMII1_PHY_ADDR 0x03
York Sun2c156012016-11-21 10:46:53 -0800615#elif defined(CONFIG_TARGET_T1040D4RDB)
Codrin Ciubotariud456ea12015-10-12 16:33:13 +0300616#define CONFIG_SYS_SGMII1_PHY_ADDR 0x01
York Sund08610d2016-11-21 11:04:34 -0800617#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530618#define CONFIG_SYS_SGMII1_PHY_ADDR 0x02
619#define CONFIG_SYS_SGMII2_PHY_ADDR 0x03
620#define CONFIG_SYS_SGMII3_PHY_ADDR 0x01
621#endif
622
York Sun097aa602016-11-21 11:25:26 -0800623#if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530624#define CONFIG_SYS_RGMII1_PHY_ADDR 0x04
625#define CONFIG_SYS_RGMII2_PHY_ADDR 0x05
626#else
627#define CONFIG_SYS_RGMII1_PHY_ADDR 0x01
628#define CONFIG_SYS_RGMII2_PHY_ADDR 0x02
vijay rai27cdc772014-03-31 11:46:34 +0530629#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530630
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200631/* Enable VSC9953 L2 Switch driver on T1040 SoC */
York Sun37cdf5d2016-11-18 13:31:27 -0800632#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200633#define CONFIG_VSC9953
York Sun37cdf5d2016-11-18 13:31:27 -0800634#ifdef CONFIG_TARGET_T1040RDB
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200635#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04
636#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530637#else
638#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08
639#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c
640#endif
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200641#endif
642
Priyanka Jain29b426b2014-01-30 11:30:04 +0530643#define CONFIG_ETHPRIME "FM1@DTSEC4"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530644#endif
645
646/*
647 * Environment
648 */
649#define CONFIG_LOADS_ECHO /* echo on for serial download */
650#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
651
652/*
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530653 * Miscellaneous configurable options
654 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530655#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530656
657/*
658 * For booting Linux, the board info and command line data
659 * have to be in the first 64 MB of memory, since this is
660 * the maximum mapped by the Linux kernel during initialization.
661 */
662#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
663#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
664
665#ifdef CONFIG_CMD_KGDB
666#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530667#endif
668
669/*
Prabhakar Kushwaha3d1b4bf2014-04-02 17:26:23 +0530670 * Dynamic MTD Partition support with mtdparts
671 */
Prabhakar Kushwaha3d1b4bf2014-04-02 17:26:23 +0530672
673/*
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530674 * Environment Configuration
675 */
676#define CONFIG_ROOTPATH "/opt/nfsroot"
677#define CONFIG_BOOTFILE "uImage"
678#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
679
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530680#define __USB_PHY_TYPE utmi
vijay rai6eb8e0c2014-08-19 12:46:53 +0530681#define RAMDISKFILE "t104xrdb/ramdisk.uboot"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530682
York Sun37cdf5d2016-11-18 13:31:27 -0800683#ifdef CONFIG_TARGET_T1040RDB
vijay rai27cdc772014-03-31 11:46:34 +0530684#define FDTFILE "t1040rdb/t1040rdb.dtb"
York Sune9c8dcf2016-11-18 13:44:00 -0800685#elif defined(CONFIG_TARGET_T1042RDB_PI)
vijay rai6eb8e0c2014-08-19 12:46:53 +0530686#define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb"
York Sun5e471552016-11-21 11:08:49 -0800687#elif defined(CONFIG_TARGET_T1042RDB)
vijay rai6eb8e0c2014-08-19 12:46:53 +0530688#define FDTFILE "t1042rdb/t1042rdb.dtb"
York Sun2c156012016-11-21 10:46:53 -0800689#elif defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530690#define FDTFILE "t1042rdb/t1040d4rdb.dtb"
York Sund08610d2016-11-21 11:04:34 -0800691#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530692#define FDTFILE "t1042rdb/t1042d4rdb.dtb"
vijay rai27cdc772014-03-31 11:46:34 +0530693#endif
694
Jason Jindd6377a2014-03-19 10:47:56 +0800695#ifdef CONFIG_FSL_DIU_FB
696#define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi"
697#else
698#define DIU_ENVIRONMENT
699#endif
700
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530701#define CONFIG_EXTRA_ENV_SETTINGS \
Priyanka Jain9495ef32014-01-27 14:07:11 +0530702 "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \
703 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
704 "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530705 "netdev=eth0\0" \
Jason Jindd6377a2014-03-19 10:47:56 +0800706 "video-mode=" __stringify(DIU_ENVIRONMENT) "\0" \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530707 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
708 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
709 "tftpflash=tftpboot $loadaddr $uboot && " \
710 "protect off $ubootaddr +$filesize && " \
711 "erase $ubootaddr +$filesize && " \
712 "cp.b $loadaddr $ubootaddr $filesize && " \
713 "protect on $ubootaddr +$filesize && " \
714 "cmp.b $loadaddr $ubootaddr $filesize\0" \
715 "consoledev=ttyS0\0" \
716 "ramdiskaddr=2000000\0" \
vijay rai27cdc772014-03-31 11:46:34 +0530717 "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500718 "fdtaddr=1e00000\0" \
vijay rai27cdc772014-03-31 11:46:34 +0530719 "fdtfile=" __stringify(FDTFILE) "\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500720 "bdev=sda3\0"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530721
Tom Rini9aed2af2021-08-19 14:29:00 -0400722#define LINUXBOOTCOMMAND \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530723 "setenv bootargs root=/dev/ram rw " \
724 "console=$consoledev,$baudrate $othbootargs;" \
725 "setenv ramdiskaddr 0x02000000;" \
726 "setenv fdtaddr 0x00c00000;" \
727 "setenv loadaddr 0x1000000;" \
728 "bootm $loadaddr $ramdiskaddr $fdtaddr"
729
Tom Rini9aed2af2021-08-19 14:29:00 -0400730#define HDBOOT \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530731 "setenv bootargs root=/dev/$bdev rw " \
732 "console=$consoledev,$baudrate $othbootargs;" \
733 "tftp $loadaddr $bootfile;" \
734 "tftp $fdtaddr $fdtfile;" \
735 "bootm $loadaddr - $fdtaddr"
736
Tom Rini9aed2af2021-08-19 14:29:00 -0400737#define NFSBOOTCOMMAND \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530738 "setenv bootargs root=/dev/nfs rw " \
739 "nfsroot=$serverip:$rootpath " \
740 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
741 "console=$consoledev,$baudrate $othbootargs;" \
742 "tftp $loadaddr $bootfile;" \
743 "tftp $fdtaddr $fdtfile;" \
744 "bootm $loadaddr - $fdtaddr"
745
Tom Rini9aed2af2021-08-19 14:29:00 -0400746#define RAMBOOTCOMMAND \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530747 "setenv bootargs root=/dev/ram rw " \
748 "console=$consoledev,$baudrate $othbootargs;" \
749 "tftp $ramdiskaddr $ramdiskfile;" \
750 "tftp $loadaddr $bootfile;" \
751 "tftp $fdtaddr $fdtfile;" \
752 "bootm $loadaddr $ramdiskaddr $fdtaddr"
753
Tom Rini9aed2af2021-08-19 14:29:00 -0400754#define CONFIG_BOOTCOMMAND LINUXBOOTCOMMAND
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530755
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530756#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530757
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530758#endif /* __CONFIG_H */