blob: 79a4e6171d23c7ba81bd906d8ce6215d6244e58d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChung Liewe7e4fc82008-10-22 11:38:21 +00002/*
3 * Configuation settings for the Freescale MCF53017EVB.
4 *
5 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +00007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M53017EVB_H
14#define _M53017EVB_H
15
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000020
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000021#define CONFIG_SYS_UART_PORT (0)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000022
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000023#define CONFIG_WATCHDOG_TIMEOUT 5000
24
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000025#ifdef CONFIG_MCFFEC
TsiChung Liew4ebe03c2010-03-10 18:24:07 -060026# define CONFIG_SYS_TX_ETH_BUFFER 8
27# define CONFIG_SYS_FEC_BUF_USE_SRAM
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000028#endif
29
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000030#define CONFIG_SYS_RTC_CNT (0x8000)
31#define CONFIG_SYS_RTC_SETUP (RTC_OCEN_OSCBYP | RTC_OCEN_CLKEN)
32
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000033/* I2C */
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000034
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000035#ifdef CONFIG_MCFFEC
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000036# define CONFIG_IPADDR 192.162.1.2
37# define CONFIG_NETMASK 255.255.255.0
38# define CONFIG_SERVERIP 192.162.1.1
39# define CONFIG_GATEWAYIP 192.162.1.1
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000040#endif /* FEC_ENET */
41
Mario Six790d8442018-03-28 14:38:20 +020042#define CONFIG_HOSTNAME "M53017"
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000043#define CONFIG_EXTRA_ENV_SETTINGS \
44 "netdev=eth0\0" \
45 "loadaddr=40010000\0" \
46 "u-boot=u-boot.bin\0" \
47 "load=tftp ${loadaddr) ${u-boot}\0" \
48 "upd=run load; run prog\0" \
49 "prog=prot off 0 3ffff;" \
50 "era 0 3ffff;" \
51 "cp.b ${loadaddr} 0 ${filesize};" \
52 "save\0" \
53 ""
54
55#define CONFIG_PRAM 512 /* 512 KB */
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000056
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000057#define CONFIG_SYS_CLK 80000000
58#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
59
60#define CONFIG_SYS_MBAR 0xFC000000
61
62/*
63 * Low Level Configuration Settings
64 * (address mappings, register initial values, etc.)
65 * You should know what you are doing if you make changes here.
66 */
67/*
68 * Definitions for initial stack pointer and data area (in DPRAM)
69 */
70#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020071#define CONFIG_SYS_INIT_RAM_SIZE 0x20000 /* Size of used area in internal SRAM */
TsiChung Liew4ebe03c2010-03-10 18:24:07 -060072#define CONFIG_SYS_INIT_RAM_CTRL 0x221
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000073
74/*
75 * Start addresses for the final memory configuration
76 * (Set up by the startup code)
77 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
78 */
79#define CONFIG_SYS_SDRAM_BASE 0x40000000
80#define CONFIG_SYS_SDRAM_SIZE 64 /* SDRAM size in MB */
81#define CONFIG_SYS_SDRAM_CFG1 0x43711630
82#define CONFIG_SYS_SDRAM_CFG2 0x56670000
TsiChung Liew4ebe03c2010-03-10 18:24:07 -060083#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000084#define CONFIG_SYS_SDRAM_EMOD 0x80010000
85#define CONFIG_SYS_SDRAM_MODE 0x00CD0000
86
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000087/*
88 * For booting Linux, the board info and command line data
89 * have to be in the first 8 MB of memory, since this is
90 * the maximum mapped by the Linux kernel during initialization ??
91 */
92#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000093
94/*-----------------------------------------------------------------------
95 * FLASH organization
96 */
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000097#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liewb7d482b2009-06-11 12:50:05 +000098# define CONFIG_FLASH_SPANSION_S29WS_N 1
TsiChung Liewcec0c4a2009-06-12 11:31:31 +000099# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000100#endif
101
102#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
103
104/* Configuration for environment
105 * Environment is embedded in u-boot in the second sector of the flash
106 */
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000107
angelo@sysam.it6312a952015-03-29 22:54:16 +0200108#define LDS_BOARD_TEXT \
109 . = DEFINED(env_offset) ? env_offset : .; \
Simon Glass547cb402017-08-03 12:21:49 -0600110 env/embedded.o(.text*)
angelo@sysam.it6312a952015-03-29 22:54:16 +0200111
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000112/*-----------------------------------------------------------------------
113 * Cache Configuration
114 */
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000115
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600116#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200117 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600118#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200119 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600120#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
121#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
122 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
123 CF_ACR_EN | CF_ACR_SM_ALL)
124#define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
125 CF_CACR_DCM_P)
126
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000127/*-----------------------------------------------------------------------
128 * Chipselect bank definitions
129 */
130/*
131 * CS0 - NOR Flash
132 * CS1 - Ext SRAM
133 * CS2 - Available
134 * CS3 - Available
135 * CS4 - Available
136 * CS5 - Available
137 */
138#define CONFIG_SYS_CS0_BASE 0
139#define CONFIG_SYS_CS0_MASK 0x00FF0001
140#define CONFIG_SYS_CS0_CTRL 0x00001FA0
141
142#define CONFIG_SYS_CS1_BASE 0xC0000000
143#define CONFIG_SYS_CS1_MASK 0x00070001
144#define CONFIG_SYS_CS1_CTRL 0x00001FA0
145
146#endif /* _M53017EVB_H */