blob: aa7bf7d1193c50734f0b0598371dc8319dacffe6 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05302/*
Tom Rini10e47792018-05-06 17:58:06 -04003 * Copyright 2014 Freescale Semiconductor, Inc.
Biwen Li29cd2712020-05-01 20:04:21 +08004 * Copyright 2020 NXP
Tom Rini10e47792018-05-06 17:58:06 -04005 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05306
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
10/*
vijay rai27cdc772014-03-31 11:46:34 +053011 * T104x RDB board configuration file
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053012 */
Prabhakar Kushwahac4c10d12014-10-29 22:33:09 +053013#include <asm/config_mpc85xx.h>
14
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053015#ifdef CONFIG_RAMBOOT_PBL
Sumit Gargafaca2a2016-07-14 12:27:52 -040016
Udit Agarwald2dd2f72019-11-07 16:11:39 +000017#ifndef CONFIG_NXP_ESBC
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053018#define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg
Sumit Gargafaca2a2016-07-14 12:27:52 -040019#else
20#define CONFIG_SYS_FSL_PBL_PBI \
21 $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi_sb.cfg
22#endif
23
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053024#define CONFIG_SPL_FLUSH_IMAGE
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053025#define CONFIG_SPL_PAD_TO 0x40000
26#define CONFIG_SPL_MAX_SIZE 0x28000
27#ifdef CONFIG_SPL_BUILD
28#define CONFIG_SPL_SKIP_RELOCATE
29#define CONFIG_SPL_COMMON_INIT_DDR
30#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Biwen Li29cd2712020-05-01 20:04:21 +080031#undef CONFIG_DM_I2C
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053032#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053033#define RESET_VECTOR_OFFSET 0x27FFC
34#define BOOT_PAGE_OFFSET 0x27000
35
Miquel Raynald0935362019-10-03 19:50:03 +020036#ifdef CONFIG_MTD_RAW_NAND
Udit Agarwald2dd2f72019-11-07 16:11:39 +000037#ifdef CONFIG_NXP_ESBC
Sumit Gargafaca2a2016-07-14 12:27:52 -040038#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
39/*
40 * HDR would be appended at end of image and copied to DDR along
41 * with U-Boot image.
42 */
43#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \
44 CONFIG_U_BOOT_HDR_SIZE)
45#else
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053046#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
Sumit Gargafaca2a2016-07-14 12:27:52 -040047#endif
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080048#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
49#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053050#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
York Sun37cdf5d2016-11-18 13:31:27 -080051#ifdef CONFIG_TARGET_T1040RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +080052#define CONFIG_SYS_FSL_PBL_RCW \
53$(SRCTREE)/board/freescale/t104xrdb/t1040_nand_rcw.cfg
54#endif
York Sune9c8dcf2016-11-18 13:44:00 -080055#ifdef CONFIG_TARGET_T1042RDB_PI
Zhao Qiang55107dc2016-09-08 12:55:32 +080056#define CONFIG_SYS_FSL_PBL_RCW \
57$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_nand_rcw.cfg
58#endif
York Sun5e471552016-11-21 11:08:49 -080059#ifdef CONFIG_TARGET_T1042RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +080060#define CONFIG_SYS_FSL_PBL_RCW \
61$(SRCTREE)/board/freescale/t104xrdb/t1042_nand_rcw.cfg
62#endif
York Sun2c156012016-11-21 10:46:53 -080063#ifdef CONFIG_TARGET_T1040D4RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +080064#define CONFIG_SYS_FSL_PBL_RCW \
65$(SRCTREE)/board/freescale/t104xrdb/t1040d4_nand_rcw.cfg
66#endif
York Sund08610d2016-11-21 11:04:34 -080067#ifdef CONFIG_TARGET_T1042D4RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +080068#define CONFIG_SYS_FSL_PBL_RCW \
69$(SRCTREE)/board/freescale/t104xrdb/t1042d4_nand_rcw.cfg
70#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053071#endif
72
73#ifdef CONFIG_SPIFLASH
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080074#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053075#define CONFIG_SPL_SPI_FLASH_MINIMAL
76#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080077#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
78#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053079#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053080#ifndef CONFIG_SPL_BUILD
81#define CONFIG_SYS_MPC85XX_NO_RESETVEC
82#endif
York Sun37cdf5d2016-11-18 13:31:27 -080083#ifdef CONFIG_TARGET_T1040RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +080084#define CONFIG_SYS_FSL_PBL_RCW \
85$(SRCTREE)/board/freescale/t104xrdb/t1040_spi_rcw.cfg
86#endif
York Sune9c8dcf2016-11-18 13:44:00 -080087#ifdef CONFIG_TARGET_T1042RDB_PI
Zhao Qiang55107dc2016-09-08 12:55:32 +080088#define CONFIG_SYS_FSL_PBL_RCW \
89$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_spi_rcw.cfg
90#endif
York Sun5e471552016-11-21 11:08:49 -080091#ifdef CONFIG_TARGET_T1042RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +080092#define CONFIG_SYS_FSL_PBL_RCW \
93$(SRCTREE)/board/freescale/t104xrdb/t1042_spi_rcw.cfg
94#endif
York Sun2c156012016-11-21 10:46:53 -080095#ifdef CONFIG_TARGET_T1040D4RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +080096#define CONFIG_SYS_FSL_PBL_RCW \
97$(SRCTREE)/board/freescale/t104xrdb/t1040d4_spi_rcw.cfg
98#endif
York Sund08610d2016-11-21 11:04:34 -080099#ifdef CONFIG_TARGET_T1042D4RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +0800100#define CONFIG_SYS_FSL_PBL_RCW \
101$(SRCTREE)/board/freescale/t104xrdb/t1042d4_spi_rcw.cfg
102#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530103#endif
104
105#ifdef CONFIG_SDCARD
Tang Yuantian25ccd5d2014-07-23 17:27:53 +0800106#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530107#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Tang Yuantian25ccd5d2014-07-23 17:27:53 +0800108#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
109#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530110#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530111#ifndef CONFIG_SPL_BUILD
112#define CONFIG_SYS_MPC85XX_NO_RESETVEC
113#endif
York Sun37cdf5d2016-11-18 13:31:27 -0800114#ifdef CONFIG_TARGET_T1040RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +0800115#define CONFIG_SYS_FSL_PBL_RCW \
116$(SRCTREE)/board/freescale/t104xrdb/t1040_sd_rcw.cfg
117#endif
York Sune9c8dcf2016-11-18 13:44:00 -0800118#ifdef CONFIG_TARGET_T1042RDB_PI
Zhao Qiang55107dc2016-09-08 12:55:32 +0800119#define CONFIG_SYS_FSL_PBL_RCW \
120$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_sd_rcw.cfg
121#endif
York Sun5e471552016-11-21 11:08:49 -0800122#ifdef CONFIG_TARGET_T1042RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +0800123#define CONFIG_SYS_FSL_PBL_RCW \
124$(SRCTREE)/board/freescale/t104xrdb/t1042_sd_rcw.cfg
125#endif
York Sun2c156012016-11-21 10:46:53 -0800126#ifdef CONFIG_TARGET_T1040D4RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +0800127#define CONFIG_SYS_FSL_PBL_RCW \
128$(SRCTREE)/board/freescale/t104xrdb/t1040d4_sd_rcw.cfg
129#endif
York Sund08610d2016-11-21 11:04:34 -0800130#ifdef CONFIG_TARGET_T1042D4RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +0800131#define CONFIG_SYS_FSL_PBL_RCW \
132$(SRCTREE)/board/freescale/t104xrdb/t1042d4_sd_rcw.cfg
133#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530134#endif
135
136#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530137
138/* High Level Configuration Options */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530139#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530140
Tang Yuantian856b5f32014-04-17 15:33:45 +0800141/* support deep sleep */
142#define CONFIG_DEEP_SLEEP
Tang Yuantian856b5f32014-04-17 15:33:45 +0800143
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530144#ifndef CONFIG_RESET_VECTOR_ADDRESS
145#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
146#endif
147
148#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -0800149#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -0400150#define CONFIG_PCIE1 /* PCIE controller 1 */
151#define CONFIG_PCIE2 /* PCIE controller 2 */
152#define CONFIG_PCIE3 /* PCIE controller 3 */
153#define CONFIG_PCIE4 /* PCIE controller 4 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530154
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530155#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
156
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530157#define CONFIG_ENV_OVERWRITE
158
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530159#if defined(CONFIG_SPIFLASH)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530160#elif defined(CONFIG_SDCARD)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530161#define CONFIG_SYS_MMC_ENV_DEV 0
Miquel Raynald0935362019-10-03 19:50:03 +0200162#elif defined(CONFIG_MTD_RAW_NAND)
Udit Agarwald2dd2f72019-11-07 16:11:39 +0000163#ifdef CONFIG_NXP_ESBC
Sumit Gargafaca2a2016-07-14 12:27:52 -0400164#define CONFIG_RAMBOOT_NAND
165#define CONFIG_BOOTSCRIPT_COPY_RAM
166#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530167#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530168
169#define CONFIG_SYS_CLK_FREQ 100000000
170#define CONFIG_DDR_CLK_FREQ 66666666
171
172/*
173 * These can be toggled for performance analysis, otherwise use default.
174 */
175#define CONFIG_SYS_CACHE_STASHING
176#define CONFIG_BACKSIDE_L2_CACHE
177#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
178#define CONFIG_BTB /* toggle branch predition */
179#define CONFIG_DDR_ECC
180#ifdef CONFIG_DDR_ECC
181#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
182#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
183#endif
184
185#define CONFIG_ENABLE_36BIT_PHYS
186
187#define CONFIG_ADDR_MAP
188#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
189
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530190/*
191 * Config the L3 Cache as L3 SRAM
192 */
193#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
Sumit Gargafaca2a2016-07-14 12:27:52 -0400194/*
195 * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
196 * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
197 * (CONFIG_SYS_INIT_L3_VADDR) will be different.
198 */
199#define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530200#define CONFIG_SYS_L3_SIZE 256 << 10
Sumit Gargafaca2a2016-07-14 12:27:52 -0400201#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024)
Tom Rini5cd7ece2019-11-18 20:02:10 -0500202#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530203#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
204#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
205#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530206
207#define CONFIG_SYS_DCSRBAR 0xf0000000
208#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
209
210/*
211 * DDR Setup
212 */
213#define CONFIG_VERY_BIG_RAM
214#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
215#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
216
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530217#define CONFIG_DIMM_SLOTS_PER_CTLR 1
Priyanka Jain37e7f6a2014-02-26 09:38:37 +0530218#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530219
220#define CONFIG_DDR_SPD
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530221
222#define CONFIG_SYS_SPD_BUS_NUM 0
223#define SPD_EEPROM_ADDRESS 0x51
224
225#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
226
227/*
228 * IFC Definitions
229 */
230#define CONFIG_SYS_FLASH_BASE 0xe8000000
231#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
232
233#define CONFIG_SYS_NOR_CSPR_EXT (0xf)
234#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
235 CSPR_PORT_SIZE_16 | \
236 CSPR_MSEL_NOR | \
237 CSPR_V)
238#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530239
240/*
241 * TDM Definition
242 */
243#define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
244
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530245/* NOR Flash Timing Params */
246#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
247#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
248 FTIM0_NOR_TEADC(0x5) | \
249 FTIM0_NOR_TEAHC(0x5))
250#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
251 FTIM1_NOR_TRAD_NOR(0x1A) |\
252 FTIM1_NOR_TSEQRAD_NOR(0x13))
253#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
254 FTIM2_NOR_TCH(0x4) | \
255 FTIM2_NOR_TWPH(0x0E) | \
256 FTIM2_NOR_TWP(0x1c))
257#define CONFIG_SYS_NOR_FTIM3 0x0
258
259#define CONFIG_SYS_FLASH_QUIET_TEST
260#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
261
262#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
263#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
264#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
265#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
266
267#define CONFIG_SYS_FLASH_EMPTY_INFO
268#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
269
270/* CPLD on IFC */
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +0530271#define CPLD_LBMAP_MASK 0x3F
272#define CPLD_BANK_SEL_MASK 0x07
273#define CPLD_BANK_OVERRIDE 0x40
274#define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */
275#define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */
276#define CPLD_LBMAP_RESET 0xFF
277#define CPLD_LBMAP_SHIFT 0x03
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530278
York Sune9c8dcf2016-11-18 13:44:00 -0800279#if defined(CONFIG_TARGET_T1042RDB_PI)
Jason Jindd6377a2014-03-19 10:47:56 +0800280#define CPLD_DIU_SEL_DFP 0x80
York Sund08610d2016-11-21 11:04:34 -0800281#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530282#define CPLD_DIU_SEL_DFP 0xc0
Jason Jindd6377a2014-03-19 10:47:56 +0800283#endif
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +0530284
York Sun2c156012016-11-21 10:46:53 -0800285#if defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530286#define CPLD_INT_MASK_ALL 0xFF
287#define CPLD_INT_MASK_THERM 0x80
288#define CPLD_INT_MASK_DVI_DFP 0x40
289#define CPLD_INT_MASK_QSGMII1 0x20
290#define CPLD_INT_MASK_QSGMII2 0x10
291#define CPLD_INT_MASK_SGMI1 0x08
292#define CPLD_INT_MASK_SGMI2 0x04
293#define CPLD_INT_MASK_TDMR1 0x02
294#define CPLD_INT_MASK_TDMR2 0x01
295#endif
296
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530297#define CONFIG_SYS_CPLD_BASE 0xffdf0000
298#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
Priyanka Jain9495ef32014-01-27 14:07:11 +0530299#define CONFIG_SYS_CSPR2_EXT (0xf)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530300#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
301 | CSPR_PORT_SIZE_8 \
302 | CSPR_MSEL_GPCM \
303 | CSPR_V)
304#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
305#define CONFIG_SYS_CSOR2 0x0
306/* CPLD Timing parameters for IFC CS2 */
307#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
308 FTIM0_GPCM_TEADC(0x0e) | \
309 FTIM0_GPCM_TEAHC(0x0e))
310#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
311 FTIM1_GPCM_TRAD(0x1f))
312#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiec2bc4602014-06-26 14:41:33 +0800313 FTIM2_GPCM_TCH(0x8) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530314 FTIM2_GPCM_TWP(0x1f))
315#define CONFIG_SYS_CS2_FTIM3 0x0
316
317/* NAND Flash on IFC */
318#define CONFIG_NAND_FSL_IFC
319#define CONFIG_SYS_NAND_BASE 0xff800000
320#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
321
322#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
323#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
324 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
325 | CSPR_MSEL_NAND /* MSEL = NAND */ \
326 | CSPR_V)
327#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
328
329#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
330 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
331 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
332 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
333 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
334 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
335 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
336
337#define CONFIG_SYS_NAND_ONFI_DETECTION
338
339/* ONFI NAND Flash mode0 Timing Params */
340#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
341 FTIM0_NAND_TWP(0x18) | \
342 FTIM0_NAND_TWCHT(0x07) | \
343 FTIM0_NAND_TWH(0x0a))
344#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
345 FTIM1_NAND_TWBE(0x39) | \
346 FTIM1_NAND_TRR(0x0e) | \
347 FTIM1_NAND_TRP(0x18))
348#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
349 FTIM2_NAND_TREH(0x0a) | \
350 FTIM2_NAND_TWHRE(0x1e))
351#define CONFIG_SYS_NAND_FTIM3 0x0
352
353#define CONFIG_SYS_NAND_DDR_LAW 11
354#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
355#define CONFIG_SYS_MAX_NAND_DEVICE 1
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530356
357#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
358
Miquel Raynald0935362019-10-03 19:50:03 +0200359#if defined(CONFIG_MTD_RAW_NAND)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530360#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
361#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
362#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
363#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
364#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
365#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
366#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
367#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
368#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
369#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
370#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
371#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
372#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
373#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
374#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
375#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
376#else
377#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
378#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
379#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
380#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
381#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
382#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
383#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
384#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
385#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
386#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
387#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
388#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
389#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
390#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
391#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
392#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
393#endif
394
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530395#ifdef CONFIG_SPL_BUILD
396#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
397#else
398#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
399#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530400
401#if defined(CONFIG_RAMBOOT_PBL)
402#define CONFIG_SYS_RAMBOOT
403#endif
404
Prabhakar Kushwahac4c10d12014-10-29 22:33:09 +0530405#ifdef CONFIG_SYS_FSL_ERRATUM_A008044
Miquel Raynald0935362019-10-03 19:50:03 +0200406#if defined(CONFIG_MTD_RAW_NAND)
Prabhakar Kushwahac4c10d12014-10-29 22:33:09 +0530407#define CONFIG_A008044_WORKAROUND
408#endif
409#endif
410
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530411#define CONFIG_HWCONFIG
412
413/* define to use L1 as initial stack */
414#define CONFIG_L1_INIT_RAM
415#define CONFIG_SYS_INIT_RAM_LOCK
416#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
417#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700418#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530419/* The assembler doesn't like typecast */
420#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
421 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
422 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
423#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
424
425#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
426 GENERATED_GBL_DATA_SIZE)
427#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
428
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530429#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530430#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
431
432/* Serial Port - controlled on board with jumper J8
433 * open - index 2
434 * shorted - index 1
435 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530436#define CONFIG_SYS_NS16550_SERIAL
437#define CONFIG_SYS_NS16550_REG_SIZE 1
438#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
439
440#define CONFIG_SYS_BAUDRATE_TABLE \
441 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
442
443#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
444#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
445#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
446#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530447
York Sund08610d2016-11-21 11:04:34 -0800448#if defined(CONFIG_TARGET_T1042RDB_PI) || defined(CONFIG_TARGET_T1042D4RDB)
Jason Jindd6377a2014-03-19 10:47:56 +0800449/* Video */
450#define CONFIG_FSL_DIU_FB
451
452#ifdef CONFIG_FSL_DIU_FB
453#define CONFIG_FSL_DIU_CH7301
454#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
Jason Jindd6377a2014-03-19 10:47:56 +0800455#define CONFIG_VIDEO_LOGO
456#define CONFIG_VIDEO_BMP_LOGO
457#endif
458#endif
459
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530460/* I2C */
Biwen Li29cd2712020-05-01 20:04:21 +0800461#ifndef CONFIG_DM_I2C
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530462#define CONFIG_SYS_I2C
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530463#define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed in Hz */
Shengzhou Liuf7ce8952014-07-07 12:17:47 +0800464#define CONFIG_SYS_FSL_I2C2_SPEED 400000
465#define CONFIG_SYS_FSL_I2C3_SPEED 400000
466#define CONFIG_SYS_FSL_I2C4_SPEED 400000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530467#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530468#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
Shengzhou Liuf7ce8952014-07-07 12:17:47 +0800469#define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
470#define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530471#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
Shengzhou Liuf7ce8952014-07-07 12:17:47 +0800472#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
473#define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
474#define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
Biwen Li29cd2712020-05-01 20:04:21 +0800475#else
476#define CONFIG_I2C_SET_DEFAULT_BUS_NUM
477#define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
478#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530479
Biwen Li29cd2712020-05-01 20:04:21 +0800480#define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530481/* I2C bus multiplexer */
482#define I2C_MUX_PCA_ADDR 0x70
483#define I2C_MUX_CH_DEFAULT 0x8
vijay rai27cdc772014-03-31 11:46:34 +0530484
York Sun097aa602016-11-21 11:25:26 -0800485#if defined(CONFIG_TARGET_T1042RDB_PI) || \
486 defined(CONFIG_TARGET_T1040D4RDB) || \
487 defined(CONFIG_TARGET_T1042D4RDB)
Jason Jindd6377a2014-03-19 10:47:56 +0800488/* LDI/DVI Encoder for display */
489#define CONFIG_SYS_I2C_LDI_ADDR 0x38
490#define CONFIG_SYS_I2C_DVI_ADDR 0x75
Biwen Li29cd2712020-05-01 20:04:21 +0800491#define CONFIG_SYS_I2C_DVI_BUS_NUM 0
Jason Jindd6377a2014-03-19 10:47:56 +0800492
vijay rai27cdc772014-03-31 11:46:34 +0530493/*
494 * RTC configuration
495 */
496#define RTC
497#define CONFIG_RTC_DS1337 1
498#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530499
vijay rai27cdc772014-03-31 11:46:34 +0530500/*DVI encoder*/
501#define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75
502#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530503
504/*
505 * eSPI - Enhanced SPI
506 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530507
508/*
509 * General PCI
510 * Memory space is mapped 1-1, but I/O space must start from 0.
511 */
512
513#ifdef CONFIG_PCI
514/* controller 1, direct to uli, tgtid 3, Base address 20000 */
515#ifdef CONFIG_PCIE1
516#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530517#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530518#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530519#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530520#endif
521
522/* controller 2, Slot 2, tgtid 2, Base address 201000 */
523#ifdef CONFIG_PCIE2
524#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530525#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530526#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530527#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530528#endif
529
530/* controller 3, Slot 1, tgtid 1, Base address 202000 */
531#ifdef CONFIG_PCIE3
532#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530533#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530534#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530535#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530536#endif
537
538/* controller 4, Base address 203000 */
539#ifdef CONFIG_PCIE4
540#define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530541#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530542#define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530543#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530544#endif
545
Hou Zhiqiang4acc34e2019-08-27 11:03:51 +0000546#if !defined(CONFIG_DM_PCI)
547#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
548#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
549#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
550#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
551#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
552#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
553#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
554#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
555#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
556#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
557#define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
558#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
559#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
560#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
561#define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
562#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
563#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
564#define CONFIG_PCI_INDIRECT_BRIDGE
565#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530566#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530567#endif /* CONFIG_PCI */
568
569/* SATA */
570#define CONFIG_FSL_SATA_V2
571#ifdef CONFIG_FSL_SATA_V2
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530572#define CONFIG_SYS_SATA_MAX_DEVICE 1
573#define CONFIG_SATA1
574#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
575#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
576
577#define CONFIG_LBA48
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530578#endif
579
580/*
581* USB
582*/
583#define CONFIG_HAS_FSL_DR_USB
584
585#ifdef CONFIG_HAS_FSL_DR_USB
Tom Riniceed5d22017-05-12 22:33:27 -0400586#ifdef CONFIG_USB_EHCI_HCD
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530587#define CONFIG_USB_EHCI_FSL
588#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530589#endif
590#endif
591
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530592#ifdef CONFIG_MMC
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530593#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530594#endif
595
596/* Qman/Bman */
597#ifndef CONFIG_NOBQFMAN
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500598#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530599#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
600#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
601#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500602#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
603#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
604#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
605#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
606#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
607 CONFIG_SYS_BMAN_CENA_SIZE)
608#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
609#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500610#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530611#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
612#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
613#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500614#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
615#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
616#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
617#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
618#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
619 CONFIG_SYS_QMAN_CENA_SIZE)
620#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
621#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530622
623#define CONFIG_SYS_DPAA_FMAN
624#define CONFIG_SYS_DPAA_PME
625
Zhao Qiang3c494242014-03-14 10:11:03 +0800626#define CONFIG_U_QE
627
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530628/* Default address of microcode for the Linux Fman driver */
629#if defined(CONFIG_SPIFLASH)
630/*
631 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
632 * env, so we got 0x110000.
633 */
Zhao Qiang83a90842014-03-21 16:21:44 +0800634#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530635#elif defined(CONFIG_SDCARD)
636/*
637 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530638 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
639 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530640 */
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530641#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
Miquel Raynald0935362019-10-03 19:50:03 +0200642#elif defined(CONFIG_MTD_RAW_NAND)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530643#define CONFIG_SYS_FMAN_FW_ADDR (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530644#else
Zhao Qiang83a90842014-03-21 16:21:44 +0800645#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530646#endif
647
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530648#if defined(CONFIG_SPIFLASH)
649#define CONFIG_SYS_QE_FW_ADDR 0x130000
650#elif defined(CONFIG_SDCARD)
651#define CONFIG_SYS_QE_FW_ADDR (512 * 0x920)
Miquel Raynald0935362019-10-03 19:50:03 +0200652#elif defined(CONFIG_MTD_RAW_NAND)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530653#define CONFIG_SYS_QE_FW_ADDR (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
654#else
Zhao Qiang3c494242014-03-14 10:11:03 +0800655#define CONFIG_SYS_QE_FW_ADDR 0xEFF10000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530656#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530657
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530658#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
659#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
660#endif /* CONFIG_NOBQFMAN */
661
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530662#ifdef CONFIG_FMAN_ENET
York Sun5e471552016-11-21 11:08:49 -0800663#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530664#define CONFIG_SYS_SGMII1_PHY_ADDR 0x03
York Sun2c156012016-11-21 10:46:53 -0800665#elif defined(CONFIG_TARGET_T1040D4RDB)
Codrin Ciubotariud456ea12015-10-12 16:33:13 +0300666#define CONFIG_SYS_SGMII1_PHY_ADDR 0x01
York Sund08610d2016-11-21 11:04:34 -0800667#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530668#define CONFIG_SYS_SGMII1_PHY_ADDR 0x02
669#define CONFIG_SYS_SGMII2_PHY_ADDR 0x03
670#define CONFIG_SYS_SGMII3_PHY_ADDR 0x01
671#endif
672
York Sun097aa602016-11-21 11:25:26 -0800673#if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530674#define CONFIG_SYS_RGMII1_PHY_ADDR 0x04
675#define CONFIG_SYS_RGMII2_PHY_ADDR 0x05
676#else
677#define CONFIG_SYS_RGMII1_PHY_ADDR 0x01
678#define CONFIG_SYS_RGMII2_PHY_ADDR 0x02
vijay rai27cdc772014-03-31 11:46:34 +0530679#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530680
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200681/* Enable VSC9953 L2 Switch driver on T1040 SoC */
York Sun37cdf5d2016-11-18 13:31:27 -0800682#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200683#define CONFIG_VSC9953
York Sun37cdf5d2016-11-18 13:31:27 -0800684#ifdef CONFIG_TARGET_T1040RDB
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200685#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04
686#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530687#else
688#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08
689#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c
690#endif
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200691#endif
692
Priyanka Jain29b426b2014-01-30 11:30:04 +0530693#define CONFIG_ETHPRIME "FM1@DTSEC4"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530694#endif
695
696/*
697 * Environment
698 */
699#define CONFIG_LOADS_ECHO /* echo on for serial download */
700#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
701
702/*
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530703 * Miscellaneous configurable options
704 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530705#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530706
707/*
708 * For booting Linux, the board info and command line data
709 * have to be in the first 64 MB of memory, since this is
710 * the maximum mapped by the Linux kernel during initialization.
711 */
712#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
713#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
714
715#ifdef CONFIG_CMD_KGDB
716#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530717#endif
718
719/*
Prabhakar Kushwaha3d1b4bf2014-04-02 17:26:23 +0530720 * Dynamic MTD Partition support with mtdparts
721 */
Prabhakar Kushwaha3d1b4bf2014-04-02 17:26:23 +0530722
723/*
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530724 * Environment Configuration
725 */
726#define CONFIG_ROOTPATH "/opt/nfsroot"
727#define CONFIG_BOOTFILE "uImage"
728#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
729
730/* default location for tftp and bootm */
731#define CONFIG_LOADADDR 1000000
732
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530733#define __USB_PHY_TYPE utmi
vijay rai6eb8e0c2014-08-19 12:46:53 +0530734#define RAMDISKFILE "t104xrdb/ramdisk.uboot"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530735
York Sun37cdf5d2016-11-18 13:31:27 -0800736#ifdef CONFIG_TARGET_T1040RDB
vijay rai27cdc772014-03-31 11:46:34 +0530737#define FDTFILE "t1040rdb/t1040rdb.dtb"
York Sune9c8dcf2016-11-18 13:44:00 -0800738#elif defined(CONFIG_TARGET_T1042RDB_PI)
vijay rai6eb8e0c2014-08-19 12:46:53 +0530739#define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb"
York Sun5e471552016-11-21 11:08:49 -0800740#elif defined(CONFIG_TARGET_T1042RDB)
vijay rai6eb8e0c2014-08-19 12:46:53 +0530741#define FDTFILE "t1042rdb/t1042rdb.dtb"
York Sun2c156012016-11-21 10:46:53 -0800742#elif defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530743#define FDTFILE "t1042rdb/t1040d4rdb.dtb"
York Sund08610d2016-11-21 11:04:34 -0800744#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530745#define FDTFILE "t1042rdb/t1042d4rdb.dtb"
vijay rai27cdc772014-03-31 11:46:34 +0530746#endif
747
Jason Jindd6377a2014-03-19 10:47:56 +0800748#ifdef CONFIG_FSL_DIU_FB
749#define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi"
750#else
751#define DIU_ENVIRONMENT
752#endif
753
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530754#define CONFIG_EXTRA_ENV_SETTINGS \
Priyanka Jain9495ef32014-01-27 14:07:11 +0530755 "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \
756 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
757 "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530758 "netdev=eth0\0" \
Jason Jindd6377a2014-03-19 10:47:56 +0800759 "video-mode=" __stringify(DIU_ENVIRONMENT) "\0" \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530760 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
761 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
762 "tftpflash=tftpboot $loadaddr $uboot && " \
763 "protect off $ubootaddr +$filesize && " \
764 "erase $ubootaddr +$filesize && " \
765 "cp.b $loadaddr $ubootaddr $filesize && " \
766 "protect on $ubootaddr +$filesize && " \
767 "cmp.b $loadaddr $ubootaddr $filesize\0" \
768 "consoledev=ttyS0\0" \
769 "ramdiskaddr=2000000\0" \
vijay rai27cdc772014-03-31 11:46:34 +0530770 "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500771 "fdtaddr=1e00000\0" \
vijay rai27cdc772014-03-31 11:46:34 +0530772 "fdtfile=" __stringify(FDTFILE) "\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500773 "bdev=sda3\0"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530774
775#define CONFIG_LINUX \
776 "setenv bootargs root=/dev/ram rw " \
777 "console=$consoledev,$baudrate $othbootargs;" \
778 "setenv ramdiskaddr 0x02000000;" \
779 "setenv fdtaddr 0x00c00000;" \
780 "setenv loadaddr 0x1000000;" \
781 "bootm $loadaddr $ramdiskaddr $fdtaddr"
782
783#define CONFIG_HDBOOT \
784 "setenv bootargs root=/dev/$bdev rw " \
785 "console=$consoledev,$baudrate $othbootargs;" \
786 "tftp $loadaddr $bootfile;" \
787 "tftp $fdtaddr $fdtfile;" \
788 "bootm $loadaddr - $fdtaddr"
789
790#define CONFIG_NFSBOOTCOMMAND \
791 "setenv bootargs root=/dev/nfs rw " \
792 "nfsroot=$serverip:$rootpath " \
793 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
794 "console=$consoledev,$baudrate $othbootargs;" \
795 "tftp $loadaddr $bootfile;" \
796 "tftp $fdtaddr $fdtfile;" \
797 "bootm $loadaddr - $fdtaddr"
798
799#define CONFIG_RAMBOOTCOMMAND \
800 "setenv bootargs root=/dev/ram rw " \
801 "console=$consoledev,$baudrate $othbootargs;" \
802 "tftp $ramdiskaddr $ramdiskfile;" \
803 "tftp $loadaddr $bootfile;" \
804 "tftp $fdtaddr $fdtfile;" \
805 "bootm $loadaddr $ramdiskaddr $fdtaddr"
806
807#define CONFIG_BOOTCOMMAND CONFIG_LINUX
808
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530809#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530810
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530811#endif /* __CONFIG_H */