blob: 1e3a5640eb28c47f3f04ea7a199e099010b569fd [file] [log] [blame]
wdenkbb33bab2004-05-13 13:23:58 +00001/*
wdenk9e7130b2004-09-09 17:44:35 +00002 * ueberarbeitet durch Christoph Seyfert
3 *
wdenk8d5d28a2005-04-02 22:37:54 +00004 * (C) Copyright 2004-2005 DENX Software Engineering,
wdenkbb33bab2004-05-13 13:23:58 +00005 * Wolfgang Grandegger <wg@denx.de>
6 * (C) Copyright 2003
7 * DAVE Srl
8 *
9 * http://www.dave-tech.it
10 * http://www.wawnet.biz
11 * mailto:info@wawnet.biz
12 *
13 * Credits: Stefan Roese, Wolfgang Denk
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * MA 02111-1307 USA
29 */
30
31/*
32 * board/config.h - configuration options, board specific
33 */
34
35#ifndef __CONFIG_H
36#define __CONFIG_H
37
38#define CONFIG_PPCHAMELEON_MODULE_BA 0 /* Basic Model */
39#define CONFIG_PPCHAMELEON_MODULE_ME 1 /* Medium Model */
40#define CONFIG_PPCHAMELEON_MODULE_HI 2 /* High-End Model */
41#ifndef CONFIG_PPCHAMELEON_MODULE_MODEL
42#define CONFIG_PPCHAMELEON_MODULE_MODEL CONFIG_PPCHAMELEON_MODULE_BA
43#endif
44
wdenk9e7130b2004-09-09 17:44:35 +000045/* Only one of the following two symbols must be defined (default is 25 MHz)
46 * CONFIG_PPCHAMELEON_CLK_25
47 * CONFIG_PPCHAMELEON_CLK_33
48 */
49#if (!defined(CONFIG_PPCHAMELEON_CLK_25) && !defined(CONFIG_PPCHAMELEON_CLK_33))
50#define CONFIG_PPCHAMELEON_CLK_25
51#endif
52
53#if (defined(CONFIG_PPCHAMELEON_CLK_25) && defined(CONFIG_PPCHAMELEON_CLK_33))
54#error "* Two external frequencies (SysClk) are defined! *"
55#endif
56
57#undef CONFIG_PPCHAMELEON_SMI712
58
wdenkbb33bab2004-05-13 13:23:58 +000059/*
60 * Debug stuff
61 */
62#undef __DEBUG_START_FROM_SRAM__
63#define __DISABLE_MACHINE_EXCEPTION__
64
65#ifdef __DEBUG_START_FROM_SRAM__
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020066#define CONFIG_SYS_DUMMY_FLASH_SIZE 1024*1024*4
wdenkbb33bab2004-05-13 13:23:58 +000067#endif
68
69/*
70 * High Level Configuration Options
71 * (easy to change)
72 */
73
74#define CONFIG_405EP 1 /* This is a PPC405 CPU */
75#define CONFIG_4xx 1 /* ...member of PPC4xx family */
76#define CONFIG_PPCHAMELEONEVB 1 /* ...on a PPChameleonEVB board */
77
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020078#define CONFIG_SYS_TEXT_BASE 0xFFFB0000 /* Reserve 320 kB for Monitor */
Wolfgang Denkf6588662010-11-21 17:04:17 +010079#define CONFIG_SYS_LDSCRIPT "board/dave/PPChameleonEVB/u-boot.lds"
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020080
wdenkbb33bab2004-05-13 13:23:58 +000081#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
82#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
83
wdenk9e7130b2004-09-09 17:44:35 +000084#ifdef CONFIG_PPCHAMELEON_CLK_25
85# define CONFIG_SYS_CLK_FREQ 25000000 /* external frequency to pll */
86#elif (defined (CONFIG_PPCHAMELEON_CLK_33))
wdenkbb33bab2004-05-13 13:23:58 +000087#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
wdenk9e7130b2004-09-09 17:44:35 +000088#else
89# error "* External frequency (SysClk) not defined! *"
90#endif
wdenkbb33bab2004-05-13 13:23:58 +000091
Stefan Roese3ddce572010-09-20 16:05:31 +020092#define CONFIG_CONS_INDEX 2 /* Use UART1 */
93#define CONFIG_SYS_NS16550
94#define CONFIG_SYS_NS16550_SERIAL
95#define CONFIG_SYS_NS16550_REG_SIZE 1
96#define CONFIG_SYS_NS16550_CLK get_serial_clock()
wdenkbb33bab2004-05-13 13:23:58 +000097#define CONFIG_BAUDRATE 115200
98#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
99
wdenk9e7130b2004-09-09 17:44:35 +0000100#define CONFIG_VERSION_VARIABLE 1 /* add version variable */
101#define CONFIG_IDENT_STRING "1"
102
wdenkbb33bab2004-05-13 13:23:58 +0000103#undef CONFIG_BOOTARGS
104
105/* Ethernet stuff */
106#define CONFIG_ENV_OVERWRITE /* Let the user to change the Ethernet MAC addresses */
wdenk9e7130b2004-09-09 17:44:35 +0000107#define CONFIG_ETHADDR 00:50:C2:1E:AF:FE
wdenk54070ab2004-12-31 09:32:47 +0000108#define CONFIG_HAS_ETH1
wdenk9e7130b2004-09-09 17:44:35 +0000109#define CONFIG_ETH1ADDR 00:50:C2:1E:AF:FD
wdenkbb33bab2004-05-13 13:23:58 +0000110
111#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenkbb33bab2004-05-13 13:23:58 +0000113
114
Stefan Roese544bcb42010-09-10 16:29:37 +0200115#define CONFIG_PPC4xx_EMAC
wdenkbb33bab2004-05-13 13:23:58 +0000116#undef CONFIG_EXT_PHY
117
118#define CONFIG_MII 1 /* MII PHY management */
119#ifndef CONFIG_EXT_PHY
stroese3c890fe2005-06-30 13:06:07 +0000120#define CONFIG_PHY_ADDR 1 /* EMAC0 PHY address */
stroese046c4832005-07-01 15:53:57 +0000121#define CONFIG_PHY1_ADDR 16 /* EMAC1 PHY address */
wdenkbb33bab2004-05-13 13:23:58 +0000122#else
123#define CONFIG_PHY_ADDR 2 /* PHY address */
124#endif
125#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
126
wdenk8d5d28a2005-04-02 22:37:54 +0000127#define CONFIG_TIMESTAMP /* Print image info with timestamp */
128
Jon Loeliger8c5f4a42007-07-05 19:52:35 -0500129
130/*
Jon Loeligerf5709d12007-07-10 09:02:57 -0500131 * BOOTP options
132 */
133#define CONFIG_BOOTP_BOOTFILESIZE
134#define CONFIG_BOOTP_BOOTPATH
135#define CONFIG_BOOTP_GATEWAY
136#define CONFIG_BOOTP_HOSTNAME
137
138
139/*
Jon Loeliger8c5f4a42007-07-05 19:52:35 -0500140 * Command line configuration.
141 */
142#include <config_cmd_default.h>
143
144#define CONFIG_CMD_DHCP
145#define CONFIG_CMD_ELF
146#define CONFIG_CMD_EEPROM
147#define CONFIG_CMD_I2C
148#define CONFIG_CMD_IRQ
149#define CONFIG_CMD_JFFS2
150#define CONFIG_CMD_MII
151#define CONFIG_CMD_NAND
152#define CONFIG_CMD_NFS
153#define CONFIG_CMD_SNTP
154
wdenkbb33bab2004-05-13 13:23:58 +0000155
156#define CONFIG_MAC_PARTITION
157#define CONFIG_DOS_PARTITION
158
wdenkbb33bab2004-05-13 13:23:58 +0000159#undef CONFIG_WATCHDOG /* watchdog disabled */
160
161#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
wdenkbb33bab2004-05-13 13:23:58 +0000163
164#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
165
166/*
167 * Miscellaneous configurable options
168 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#define CONFIG_SYS_LONGHELP /* undef to save memory */
170#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
wdenkbb33bab2004-05-13 13:23:58 +0000171
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
wdenkbb33bab2004-05-13 13:23:58 +0000173
Jon Loeliger8c5f4a42007-07-05 19:52:35 -0500174#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkbb33bab2004-05-13 13:23:58 +0000176#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkbb33bab2004-05-13 13:23:58 +0000178#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
180#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
181#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkbb33bab2004-05-13 13:23:58 +0000182
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
wdenkbb33bab2004-05-13 13:23:58 +0000184
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
wdenkbb33bab2004-05-13 13:23:58 +0000186
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
188#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenkbb33bab2004-05-13 13:23:58 +0000189
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200191#define CONFIG_SYS_BASE_BAUD 691200
wdenkbb33bab2004-05-13 13:23:58 +0000192
193/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_SYS_BAUDRATE_TABLE \
wdenkbb33bab2004-05-13 13:23:58 +0000195 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
196 57600, 115200, 230400, 460800, 921600 }
197
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
199#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
wdenkbb33bab2004-05-13 13:23:58 +0000200
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenkbb33bab2004-05-13 13:23:58 +0000202
203#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
204
205/*-----------------------------------------------------------------------
206 * NAND-FLASH stuff
207 *-----------------------------------------------------------------------
208 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_NAND0_BASE 0xFF400000
210#define CONFIG_SYS_NAND1_BASE 0xFF000000
211#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND0_BASE }
Marian Balakowicz6a076752006-04-08 19:08:06 +0200212#define NAND_BIG_DELAY_US 25
wdenkbb33bab2004-05-13 13:23:58 +0000213
214/* For CATcenter there is only NAND on the module */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
wdenkbb33bab2004-05-13 13:23:58 +0000216#define NAND_NO_RB
217
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_NAND0_CE (0x80000000 >> 1) /* our CE is GPIO1 */
219#define CONFIG_SYS_NAND0_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
220#define CONFIG_SYS_NAND0_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
221#define CONFIG_SYS_NAND0_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
wdenkbb33bab2004-05-13 13:23:58 +0000222
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_NAND1_CE (0x80000000 >> 14) /* our CE is GPIO14 */
224#define CONFIG_SYS_NAND1_CLE (0x80000000 >> 15) /* our CLE is GPIO15 */
225#define CONFIG_SYS_NAND1_ALE (0x80000000 >> 16) /* our ALE is GPIO16 */
226#define CONFIG_SYS_NAND1_RDY (0x80000000 >> 31) /* our RDY is GPIO31 */
wdenkbb33bab2004-05-13 13:23:58 +0000227
228
Marian Balakowicz6a076752006-04-08 19:08:06 +0200229#define MACRO_NAND_DISABLE_CE(nandptr) do \
wdenkbb33bab2004-05-13 13:23:58 +0000230{ \
Marian Balakowicz6a076752006-04-08 19:08:06 +0200231 switch((unsigned long)nandptr) \
wdenkbb33bab2004-05-13 13:23:58 +0000232 { \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233 case CONFIG_SYS_NAND0_BASE: \
234 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND0_CE); \
wdenkbb33bab2004-05-13 13:23:58 +0000235 break; \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236 case CONFIG_SYS_NAND1_BASE: \
237 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND1_CE); \
wdenkbb33bab2004-05-13 13:23:58 +0000238 break; \
239 } \
240} while(0)
241
Marian Balakowicz6a076752006-04-08 19:08:06 +0200242#define MACRO_NAND_ENABLE_CE(nandptr) do \
wdenkbb33bab2004-05-13 13:23:58 +0000243{ \
Marian Balakowicz6a076752006-04-08 19:08:06 +0200244 switch((unsigned long)nandptr) \
wdenkbb33bab2004-05-13 13:23:58 +0000245 { \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246 case CONFIG_SYS_NAND0_BASE: \
247 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND0_CE); \
wdenkbb33bab2004-05-13 13:23:58 +0000248 break; \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200249 case CONFIG_SYS_NAND1_BASE: \
250 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND1_CE); \
wdenkbb33bab2004-05-13 13:23:58 +0000251 break; \
252 } \
253} while(0)
254
Marian Balakowicz6a076752006-04-08 19:08:06 +0200255#define MACRO_NAND_CTL_CLRALE(nandptr) do \
wdenkbb33bab2004-05-13 13:23:58 +0000256{ \
257 switch((unsigned long)nandptr) \
258 { \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259 case CONFIG_SYS_NAND0_BASE: \
260 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND0_ALE); \
wdenkbb33bab2004-05-13 13:23:58 +0000261 break; \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262 case CONFIG_SYS_NAND1_BASE: \
263 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND1_ALE); \
wdenkbb33bab2004-05-13 13:23:58 +0000264 break; \
265 } \
266} while(0)
267
Marian Balakowicz6a076752006-04-08 19:08:06 +0200268#define MACRO_NAND_CTL_SETALE(nandptr) do \
wdenkbb33bab2004-05-13 13:23:58 +0000269{ \
270 switch((unsigned long)nandptr) \
271 { \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200272 case CONFIG_SYS_NAND0_BASE: \
273 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND0_ALE); \
wdenkbb33bab2004-05-13 13:23:58 +0000274 break; \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200275 case CONFIG_SYS_NAND1_BASE: \
276 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND1_ALE); \
wdenkbb33bab2004-05-13 13:23:58 +0000277 break; \
278 } \
279} while(0)
280
Marian Balakowicz6a076752006-04-08 19:08:06 +0200281#define MACRO_NAND_CTL_CLRCLE(nandptr) do \
wdenkbb33bab2004-05-13 13:23:58 +0000282{ \
283 switch((unsigned long)nandptr) \
284 { \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285 case CONFIG_SYS_NAND0_BASE: \
286 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND0_CLE); \
wdenkbb33bab2004-05-13 13:23:58 +0000287 break; \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288 case CONFIG_SYS_NAND1_BASE: \
289 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND1_CLE); \
wdenkbb33bab2004-05-13 13:23:58 +0000290 break; \
291 } \
292} while(0)
293
Marian Balakowicz6a076752006-04-08 19:08:06 +0200294#define MACRO_NAND_CTL_SETCLE(nandptr) do { \
wdenkbb33bab2004-05-13 13:23:58 +0000295 switch((unsigned long)nandptr) { \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200296 case CONFIG_SYS_NAND0_BASE: \
297 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND0_CLE); \
wdenkbb33bab2004-05-13 13:23:58 +0000298 break; \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299 case CONFIG_SYS_NAND1_BASE: \
300 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND1_CLE); \
wdenkbb33bab2004-05-13 13:23:58 +0000301 break; \
302 } \
303} while(0)
304
305#ifdef NAND_NO_RB
306/* constant delay (see also tR in the datasheet) */
307#define NAND_WAIT_READY(nand) do { \
308 udelay(12); \
309} while (0)
310#else
311/* use the R/B pin */
312/* TBD */
313#endif
314
315#define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
316#define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
317#define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
318#define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
319
320/*-----------------------------------------------------------------------
321 * PCI stuff
322 *-----------------------------------------------------------------------
323 */
324#if 0 /* No PCI on CATcenter */
325#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
326#define PCI_HOST_FORCE 1 /* configure as pci host */
327#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
328
329#define CONFIG_PCI /* include pci support */
330#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
331#undef CONFIG_PCI_PNP /* do pci plug-and-play */
332 /* resource configuration */
333
334#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
335
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200336#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* PCI Vendor ID: IBM */
337#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: --- */
338#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
wdenk9e7130b2004-09-09 17:44:35 +0000339
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200340#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
341#define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
342#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
343#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
344#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
345#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
wdenkbb33bab2004-05-13 13:23:58 +0000346#endif /* No PCI */
347
348/*-----------------------------------------------------------------------
349 * Start addresses for the final memory configuration
350 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200351 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkbb33bab2004-05-13 13:23:58 +0000352 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200353#define CONFIG_SYS_SDRAM_BASE 0x00000000
354#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
355#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
356#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
357#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
wdenkbb33bab2004-05-13 13:23:58 +0000358
359/*
360 * For booting Linux, the board info and command line data
361 * have to be in the first 8 MB of memory, since this is
362 * the maximum mapped by the Linux kernel during initialization.
363 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200364#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkbb33bab2004-05-13 13:23:58 +0000365/*-----------------------------------------------------------------------
366 * FLASH organization
367 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200368#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
369#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
wdenkbb33bab2004-05-13 13:23:58 +0000370
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200371#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
372#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
wdenkbb33bab2004-05-13 13:23:58 +0000373
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200374#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
375#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
376#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
wdenkbb33bab2004-05-13 13:23:58 +0000377/*
378 * The following defines are added for buggy IOP480 byte interface.
379 * All other boards should use the standard values (CPCI405 etc.)
380 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200381#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
382#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
383#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
wdenkbb33bab2004-05-13 13:23:58 +0000384
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200385#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
wdenkbb33bab2004-05-13 13:23:58 +0000386
wdenkbb33bab2004-05-13 13:23:58 +0000387/*-----------------------------------------------------------------------
388 * Environment Variable setup
389 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200390#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200391#define CONFIG_ENV_ADDR 0xFFFF8000 /* environment starts at the first small sector */
392#define CONFIG_ENV_SECT_SIZE 0x2000 /* 8196 bytes may be used for env vars*/
393#define CONFIG_ENV_ADDR_REDUND 0xFFFFA000
394#define CONFIG_ENV_SIZE_REDUND 0x2000
wdenkbb33bab2004-05-13 13:23:58 +0000395
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200396#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
Wolfgang Denk4ed40bb2007-09-16 17:10:04 +0200397
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200398#define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
399#define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
wdenkbb33bab2004-05-13 13:23:58 +0000400
401/*-----------------------------------------------------------------------
402 * I2C EEPROM (CAT24WC16) for environment
403 */
404#define CONFIG_HARD_I2C /* I2c with hardware support */
Stefan Roese544bcb42010-09-10 16:29:37 +0200405#define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200406#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
407#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenkbb33bab2004-05-13 13:23:58 +0000408
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200409#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
410#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
wdenkbb33bab2004-05-13 13:23:58 +0000411/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200412/*#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07*/
413#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
wdenkbb33bab2004-05-13 13:23:58 +0000414 /* 16 byte page write mode using*/
415 /* last 4 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200416#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
wdenkbb33bab2004-05-13 13:23:58 +0000417
wdenkbb33bab2004-05-13 13:23:58 +0000418/*
419 * Init Memory Controller:
420 *
421 * BR0/1 and OR0/1 (FLASH)
422 */
423
424#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
425
426/*-----------------------------------------------------------------------
427 * External Bus Controller (EBC) Setup
428 */
429
430/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200431#define CONFIG_SYS_EBC_PB0AP 0x92015480
432#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
wdenkbb33bab2004-05-13 13:23:58 +0000433
434/* Memory Bank 1 (External SRAM) initialization */
435/* Since this must replace NOR Flash, we use the same settings for CS0 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200436#define CONFIG_SYS_EBC_PB1AP 0x92015480
437#define CONFIG_SYS_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */
wdenkbb33bab2004-05-13 13:23:58 +0000438
439/* Memory Bank 2 (Flash Bank 1, NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200440#define CONFIG_SYS_EBC_PB2AP 0x92015480
441#define CONFIG_SYS_EBC_PB2CR 0xFF458000 /* BAS=0xFF4,BS=4MB,BU=R/W,BW=8bit */
wdenkbb33bab2004-05-13 13:23:58 +0000442
443/* Memory Bank 3 (Flash Bank 2, NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200444#define CONFIG_SYS_EBC_PB3AP 0x92015480
445#define CONFIG_SYS_EBC_PB3CR 0xFF058000 /* BAS=0xFF0,BS=4MB,BU=R/W,BW=8bit */
wdenkbb33bab2004-05-13 13:23:58 +0000446
wdenk9e7130b2004-09-09 17:44:35 +0000447#ifdef CONFIG_PPCHAMELEON_SMI712
448/*
449 * Video console (graphic: SMI LynxEM)
450 */
451#define CONFIG_VIDEO
452#define CONFIG_CFB_CONSOLE
453#define CONFIG_VIDEO_SMI_LYNXEM
454#define CONFIG_VIDEO_LOGO
455/*#define CONFIG_VIDEO_BMP_LOGO*/
456#define CONFIG_CONSOLE_EXTRA_INFO
457#define CONFIG_VGA_AS_SINGLE_DEVICE
458/* This is the base address (on 405EP-side) used to generate I/O accesses on PCI bus */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200459#define CONFIG_SYS_ISA_IO 0xE8000000
Marcel Ziswileraea68562007-12-30 03:30:46 +0100460/* see also drivers/video/videomodes.c */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200461#define CONFIG_SYS_DEFAULT_VIDEO_MODE 0x303
wdenkbb33bab2004-05-13 13:23:58 +0000462#endif
463
464/*-----------------------------------------------------------------------
465 * FPGA stuff
466 */
467/* FPGA internal regs */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200468#define CONFIG_SYS_FPGA_MODE 0x00
469#define CONFIG_SYS_FPGA_STATUS 0x02
470#define CONFIG_SYS_FPGA_TS 0x04
471#define CONFIG_SYS_FPGA_TS_LOW 0x06
472#define CONFIG_SYS_FPGA_TS_CAP0 0x10
473#define CONFIG_SYS_FPGA_TS_CAP0_LOW 0x12
474#define CONFIG_SYS_FPGA_TS_CAP1 0x14
475#define CONFIG_SYS_FPGA_TS_CAP1_LOW 0x16
476#define CONFIG_SYS_FPGA_TS_CAP2 0x18
477#define CONFIG_SYS_FPGA_TS_CAP2_LOW 0x1a
478#define CONFIG_SYS_FPGA_TS_CAP3 0x1c
479#define CONFIG_SYS_FPGA_TS_CAP3_LOW 0x1e
wdenkbb33bab2004-05-13 13:23:58 +0000480
481/* FPGA Mode Reg */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200482#define CONFIG_SYS_FPGA_MODE_CF_RESET 0x0001
483#define CONFIG_SYS_FPGA_MODE_TS_IRQ_ENABLE 0x0100
484#define CONFIG_SYS_FPGA_MODE_TS_IRQ_CLEAR 0x1000
485#define CONFIG_SYS_FPGA_MODE_TS_CLEAR 0x2000
wdenkbb33bab2004-05-13 13:23:58 +0000486
487/* FPGA Status Reg */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200488#define CONFIG_SYS_FPGA_STATUS_DIP0 0x0001
489#define CONFIG_SYS_FPGA_STATUS_DIP1 0x0002
490#define CONFIG_SYS_FPGA_STATUS_DIP2 0x0004
491#define CONFIG_SYS_FPGA_STATUS_FLASH 0x0008
492#define CONFIG_SYS_FPGA_STATUS_TS_IRQ 0x1000
wdenkbb33bab2004-05-13 13:23:58 +0000493
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200494#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
495#define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
wdenkbb33bab2004-05-13 13:23:58 +0000496
497/* FPGA program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200498#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
499#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
500#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
501#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
502#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
wdenkbb33bab2004-05-13 13:23:58 +0000503
504/*-----------------------------------------------------------------------
505 * Definitions for initial stack pointer and data area (in data cache)
506 */
507/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200508#define CONFIG_SYS_TEMP_STACK_OCM 1
wdenkbb33bab2004-05-13 13:23:58 +0000509
510/* On Chip Memory location */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200511#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
512#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
513#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200514#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
wdenkbb33bab2004-05-13 13:23:58 +0000515
Wolfgang Denk0191e472010-10-26 14:34:52 +0200516#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200517#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkbb33bab2004-05-13 13:23:58 +0000518
519/*-----------------------------------------------------------------------
520 * Definitions for GPIO setup (PPC405EP specific)
521 *
522 * GPIO0[0] - External Bus Controller BLAST output
523 * GPIO0[1-9] - Instruction trace outputs -> GPIO
524 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
525 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
526 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
527 * GPIO0[24-27] - UART0 control signal inputs/outputs
528 * GPIO0[28-29] - UART1 data signal input/output
529 * GPIO0[30] - EMAC0 input
530 * GPIO0[31] - EMAC1 reject packet as output
531 */
Stefan Roese8cb251a2010-09-12 06:21:37 +0200532#define CONFIG_SYS_GPIO0_OSRL 0x40000550
533#define CONFIG_SYS_GPIO0_OSRH 0x00000110
534#define CONFIG_SYS_GPIO0_ISR1L 0x00000000
535/*#define CONFIG_SYS_GPIO0_ISR1H 0x15555445*/
536#define CONFIG_SYS_GPIO0_ISR1H 0x15555444
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200537#define CONFIG_SYS_GPIO0_TSRL 0x00000000
Stefan Roese8cb251a2010-09-12 06:21:37 +0200538#define CONFIG_SYS_GPIO0_TSRH 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200539#define CONFIG_SYS_GPIO0_TCR 0xF7FF8014
wdenkbb33bab2004-05-13 13:23:58 +0000540
wdenkbb33bab2004-05-13 13:23:58 +0000541#define CONFIG_NO_SERIAL_EEPROM
542
543/*--------------------------------------------------------------------*/
544
545#ifdef CONFIG_NO_SERIAL_EEPROM
546
547/*
548!-----------------------------------------------------------------------
549! Defines for entry options.
550! Note: Because the 405EP SDRAM controller does not support ECC, ECC DIMMs that
551! are plugged in the board will be utilized as non-ECC DIMMs.
552!-----------------------------------------------------------------------
553*/
554#undef AUTO_MEMORY_CONFIG
555#define DIMM_READ_ADDR 0xAB
556#define DIMM_WRITE_ADDR 0xAA
557
wdenkbb33bab2004-05-13 13:23:58 +0000558/* Defines for CPC0_PLLMR1 Register fields */
559#define PLL_ACTIVE 0x80000000
560#define CPC0_PLLMR1_SSCS 0x80000000
561#define PLL_RESET 0x40000000
562#define CPC0_PLLMR1_PLLR 0x40000000
563 /* Feedback multiplier */
564#define PLL_FBKDIV 0x00F00000
565#define CPC0_PLLMR1_FBDV 0x00F00000
566#define PLL_FBKDIV_16 0x00000000
567#define PLL_FBKDIV_1 0x00100000
568#define PLL_FBKDIV_2 0x00200000
569#define PLL_FBKDIV_3 0x00300000
570#define PLL_FBKDIV_4 0x00400000
571#define PLL_FBKDIV_5 0x00500000
572#define PLL_FBKDIV_6 0x00600000
573#define PLL_FBKDIV_7 0x00700000
574#define PLL_FBKDIV_8 0x00800000
575#define PLL_FBKDIV_9 0x00900000
576#define PLL_FBKDIV_10 0x00A00000
577#define PLL_FBKDIV_11 0x00B00000
578#define PLL_FBKDIV_12 0x00C00000
579#define PLL_FBKDIV_13 0x00D00000
580#define PLL_FBKDIV_14 0x00E00000
581#define PLL_FBKDIV_15 0x00F00000
582 /* Forward A divisor */
583#define PLL_FWDDIVA 0x00070000
584#define CPC0_PLLMR1_FWDVA 0x00070000
585#define PLL_FWDDIVA_8 0x00000000
586#define PLL_FWDDIVA_7 0x00010000
587#define PLL_FWDDIVA_6 0x00020000
588#define PLL_FWDDIVA_5 0x00030000
589#define PLL_FWDDIVA_4 0x00040000
590#define PLL_FWDDIVA_3 0x00050000
591#define PLL_FWDDIVA_2 0x00060000
592#define PLL_FWDDIVA_1 0x00070000
593 /* Forward B divisor */
594#define PLL_FWDDIVB 0x00007000
595#define CPC0_PLLMR1_FWDVB 0x00007000
596#define PLL_FWDDIVB_8 0x00000000
597#define PLL_FWDDIVB_7 0x00001000
598#define PLL_FWDDIVB_6 0x00002000
599#define PLL_FWDDIVB_5 0x00003000
600#define PLL_FWDDIVB_4 0x00004000
601#define PLL_FWDDIVB_3 0x00005000
602#define PLL_FWDDIVB_2 0x00006000
603#define PLL_FWDDIVB_1 0x00007000
604 /* PLL tune bits */
605#define PLL_TUNE_MASK 0x000003FF
606#define PLL_TUNE_2_M_3 0x00000133 /* 2 <= M <= 3 */
607#define PLL_TUNE_4_M_6 0x00000134 /* 3 < M <= 6 */
608#define PLL_TUNE_7_M_10 0x00000138 /* 6 < M <= 10 */
609#define PLL_TUNE_11_M_14 0x0000013C /* 10 < M <= 14 */
610#define PLL_TUNE_15_M_40 0x0000023E /* 14 < M <= 40 */
611#define PLL_TUNE_VCO_LOW 0x00000000 /* 500MHz <= VCO <= 800MHz */
612#define PLL_TUNE_VCO_HI 0x00000080 /* 800MHz < VCO <= 1000MHz */
613
614/* Defines for CPC0_PLLMR0 Register fields */
615 /* CPU divisor */
616#define PLL_CPUDIV 0x00300000
617#define CPC0_PLLMR0_CCDV 0x00300000
618#define PLL_CPUDIV_1 0x00000000
619#define PLL_CPUDIV_2 0x00100000
620#define PLL_CPUDIV_3 0x00200000
621#define PLL_CPUDIV_4 0x00300000
622 /* PLB divisor */
623#define PLL_PLBDIV 0x00030000
624#define CPC0_PLLMR0_CBDV 0x00030000
625#define PLL_PLBDIV_1 0x00000000
626#define PLL_PLBDIV_2 0x00010000
627#define PLL_PLBDIV_3 0x00020000
628#define PLL_PLBDIV_4 0x00030000
629 /* OPB divisor */
630#define PLL_OPBDIV 0x00003000
631#define CPC0_PLLMR0_OPDV 0x00003000
632#define PLL_OPBDIV_1 0x00000000
633#define PLL_OPBDIV_2 0x00001000
634#define PLL_OPBDIV_3 0x00002000
635#define PLL_OPBDIV_4 0x00003000
636 /* EBC divisor */
637#define PLL_EXTBUSDIV 0x00000300
638#define CPC0_PLLMR0_EPDV 0x00000300
639#define PLL_EXTBUSDIV_2 0x00000000
640#define PLL_EXTBUSDIV_3 0x00000100
641#define PLL_EXTBUSDIV_4 0x00000200
642#define PLL_EXTBUSDIV_5 0x00000300
643 /* MAL divisor */
644#define PLL_MALDIV 0x00000030
645#define CPC0_PLLMR0_MPDV 0x00000030
646#define PLL_MALDIV_1 0x00000000
647#define PLL_MALDIV_2 0x00000010
648#define PLL_MALDIV_3 0x00000020
649#define PLL_MALDIV_4 0x00000030
650 /* PCI divisor */
651#define PLL_PCIDIV 0x00000003
652#define CPC0_PLLMR0_PPFD 0x00000003
653#define PLL_PCIDIV_1 0x00000000
654#define PLL_PCIDIV_2 0x00000001
655#define PLL_PCIDIV_3 0x00000002
656#define PLL_PCIDIV_4 0x00000003
657
wdenk9e7130b2004-09-09 17:44:35 +0000658#ifdef CONFIG_PPCHAMELEON_CLK_25
659/* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 25.0 MHz input clock to the 405EP) */
660#define PPCHAMELEON_PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
661 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
662 PLL_MALDIV_1 | PLL_PCIDIV_4)
663#define PPCHAMELEON_PLLMR1_133_133_33_66_33 (PLL_FBKDIV_8 | \
664 PLL_FWDDIVA_6 | PLL_FWDDIVB_4 | \
665 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
666
667#define PPCHAMELEON_PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
668 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
669 PLL_MALDIV_1 | PLL_PCIDIV_4)
670#define PPCHAMELEON_PLLMR1_200_100_50_33 (PLL_FBKDIV_8 | \
671 PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
672 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
673
674#define PPCHAMELEON_PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
675 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
676 PLL_MALDIV_1 | PLL_PCIDIV_4)
677#define PPCHAMELEON_PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \
678 PLL_FWDDIVA_3 | PLL_FWDDIVB_4 | \
679 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
680
681#define PPCHAMELEON_PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
682 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
683 PLL_MALDIV_1 | PLL_PCIDIV_2)
684#define PPCHAMELEON_PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \
685 PLL_FWDDIVA_3 | PLL_FWDDIVB_4 | \
686 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
687
688#elif (defined (CONFIG_PPCHAMELEON_CLK_33))
689
wdenkbb33bab2004-05-13 13:23:58 +0000690/* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 33.3MHz input clock to the 405EP) */
wdenk9e7130b2004-09-09 17:44:35 +0000691#define PPCHAMELEON_PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
692 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
wdenkbb33bab2004-05-13 13:23:58 +0000693 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenk9e7130b2004-09-09 17:44:35 +0000694#define PPCHAMELEON_PLLMR1_133_133_33_66_33 (PLL_FBKDIV_4 | \
695 PLL_FWDDIVA_6 | PLL_FWDDIVB_6 | \
wdenkbb33bab2004-05-13 13:23:58 +0000696 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenk9e7130b2004-09-09 17:44:35 +0000697
698#define PPCHAMELEON_PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
699 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
wdenkbb33bab2004-05-13 13:23:58 +0000700 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenk9e7130b2004-09-09 17:44:35 +0000701#define PPCHAMELEON_PLLMR1_200_100_50_33 (PLL_FBKDIV_6 | \
702 PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
wdenkbb33bab2004-05-13 13:23:58 +0000703 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenk9e7130b2004-09-09 17:44:35 +0000704
705#define PPCHAMELEON_PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
706 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
wdenkbb33bab2004-05-13 13:23:58 +0000707 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenk9e7130b2004-09-09 17:44:35 +0000708#define PPCHAMELEON_PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \
709 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
wdenkbb33bab2004-05-13 13:23:58 +0000710 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenk9e7130b2004-09-09 17:44:35 +0000711
712#define PPCHAMELEON_PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
713 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
wdenkbb33bab2004-05-13 13:23:58 +0000714 PLL_MALDIV_1 | PLL_PCIDIV_2)
wdenk9e7130b2004-09-09 17:44:35 +0000715#define PPCHAMELEON_PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \
716 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
wdenkbb33bab2004-05-13 13:23:58 +0000717 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
718
wdenk9e7130b2004-09-09 17:44:35 +0000719#else
720#error "* External frequency (SysClk) not defined! *"
721#endif
722
wdenkbb33bab2004-05-13 13:23:58 +0000723#if (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_HI)
724/* Model HI */
wdenk9e7130b2004-09-09 17:44:35 +0000725#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_333_111_37_55_55
726#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_333_111_37_55_55
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200727#define CONFIG_SYS_OPB_FREQ 55555555
wdenkbb33bab2004-05-13 13:23:58 +0000728/* Model ME */
729#elif (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_ME)
wdenk9e7130b2004-09-09 17:44:35 +0000730#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_266_133_33_66_33
731#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_266_133_33_66_33
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200732#define CONFIG_SYS_OPB_FREQ 66666666
wdenkbb33bab2004-05-13 13:23:58 +0000733#else
734/* Model BA (default) */
wdenk9e7130b2004-09-09 17:44:35 +0000735#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_133_133_33_66_33
736#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_133_133_33_66_33
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200737#define CONFIG_SYS_OPB_FREQ 66666666
wdenkbb33bab2004-05-13 13:23:58 +0000738#endif
739
740#endif /* CONFIG_NO_SERIAL_EEPROM */
741
742#define CONFIG_JFFS2_NAND 1 /* jffs2 on nand support */
wdenkbb33bab2004-05-13 13:23:58 +0000743#define NAND_CACHE_PAGES 16 /* size of nand cache in 512 bytes pages */
744
Wolfgang Denk47f57792005-08-08 01:03:24 +0200745/*
746 * JFFS2 partitions
747 *
748 */
749/* No command line, one static partition */
Stefan Roeseb1423dd2009-03-19 13:30:36 +0100750#undef CONFIG_CMD_MTDPARTS
Wolfgang Denk47f57792005-08-08 01:03:24 +0200751#define CONFIG_JFFS2_DEV "nand"
752#define CONFIG_JFFS2_PART_SIZE 0x00200000
753#define CONFIG_JFFS2_PART_OFFSET 0x00000000
754
755/* mtdparts command line support
756 *
757 * Note: fake mtd_id used, no linux mtd map file
758 */
759/*
Stefan Roeseb1423dd2009-03-19 13:30:36 +0100760#define CONFIG_CMD_MTDPARTS
Wolfgang Denk47f57792005-08-08 01:03:24 +0200761#define MTDIDS_DEFAULT "nand0=catcenter"
762#define MTDPARTS_DEFAULT "mtdparts=catcenter:2m(nand)"
763*/
764
wdenkbb33bab2004-05-13 13:23:58 +0000765#endif /* __CONFIG_H */