blob: b6938056bbe1873e787205a256c89e7e67747968 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05302/*
Tom Rini10e47792018-05-06 17:58:06 -04003 * Copyright 2014 Freescale Semiconductor, Inc.
Rajesh Bhagataec38012021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Tom Rini10e47792018-05-06 17:58:06 -04005 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05306
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Simon Glassfb64e362020-05-10 11:40:09 -060010#include <linux/stringify.h>
11
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053012/*
vijay rai27cdc772014-03-31 11:46:34 +053013 * T104x RDB board configuration file
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053014 */
Prabhakar Kushwahac4c10d12014-10-29 22:33:09 +053015#include <asm/config_mpc85xx.h>
16
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053017#ifdef CONFIG_RAMBOOT_PBL
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053018#define RESET_VECTOR_OFFSET 0x27FFC
19#define BOOT_PAGE_OFFSET 0x27000
20
Miquel Raynald0935362019-10-03 19:50:03 +020021#ifdef CONFIG_MTD_RAW_NAND
Udit Agarwald2dd2f72019-11-07 16:11:39 +000022#ifdef CONFIG_NXP_ESBC
Sumit Gargafaca2a2016-07-14 12:27:52 -040023#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
24/*
25 * HDR would be appended at end of image and copied to DDR along
26 * with U-Boot image.
27 */
Tom Rinib4213492022-11-12 17:36:51 -050028#define CFG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \
Sumit Gargafaca2a2016-07-14 12:27:52 -040029 CONFIG_U_BOOT_HDR_SIZE)
30#else
Tom Rinib4213492022-11-12 17:36:51 -050031#define CFG_SYS_NAND_U_BOOT_SIZE (768 << 10)
Sumit Gargafaca2a2016-07-14 12:27:52 -040032#endif
Tom Rinib4213492022-11-12 17:36:51 -050033#define CFG_SYS_NAND_U_BOOT_DST 0x30000000
34#define CFG_SYS_NAND_U_BOOT_START 0x30000000
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053035#endif
36
37#ifdef CONFIG_SPIFLASH
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080038#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Tom Rini6a5dccc2022-11-16 13:10:41 -050039#define CFG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
40#define CFG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
41#define CFG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
42#define CFG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053043#endif
44
45#ifdef CONFIG_SDCARD
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080046#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Tom Rini6a5dccc2022-11-16 13:10:41 -050047#define CFG_SYS_MMC_U_BOOT_SIZE (768 << 10)
48#define CFG_SYS_MMC_U_BOOT_DST (0x30000000)
49#define CFG_SYS_MMC_U_BOOT_START (0x30000000)
50#define CFG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053051#endif
52
53#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053054
55/* High Level Configuration Options */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053056
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053057#ifndef CONFIG_RESET_VECTOR_ADDRESS
58#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
59#endif
60
Tom Rini0a2bac72022-11-16 13:10:29 -050061#define CFG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053062
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053063/*
64 * These can be toggled for performance analysis, otherwise use default.
65 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050066#define CFG_SYS_INIT_L2CSR0 L2CSR0_L2E
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053067#ifdef CONFIG_DDR_ECC
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053068#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
69#endif
70
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053071/*
72 * Config the L3 Cache as L3 SRAM
73 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050074#define CFG_SYS_INIT_L3_ADDR 0xFFFC0000
Sumit Gargafaca2a2016-07-14 12:27:52 -040075/*
Tom Rini6a5dccc2022-11-16 13:10:41 -050076 * For Secure Boot CFG_SYS_INIT_L3_ADDR will be redefined and hence
77 * Physical address (CFG_SYS_INIT_L3_ADDR) and virtual address
78 * (CFG_SYS_INIT_L3_VADDR) will be different.
Sumit Gargafaca2a2016-07-14 12:27:52 -040079 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050080#define CFG_SYS_INIT_L3_VADDR 0xFFFC0000
Tom Rini5cd7ece2019-11-18 20:02:10 -050081#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053082
Tom Rini6a5dccc2022-11-16 13:10:41 -050083#define CFG_SYS_DCSRBAR 0xf0000000
84#define CFG_SYS_DCSRBAR_PHYS 0xf00000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053085
86/*
87 * DDR Setup
88 */
89#define CONFIG_VERY_BIG_RAM
Tom Rini6a5dccc2022-11-16 13:10:41 -050090#define CFG_SYS_DDR_SDRAM_BASE 0x00000000
91#define CFG_SYS_SDRAM_BASE CFG_SYS_DDR_SDRAM_BASE
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053092
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053093#define SPD_EEPROM_ADDRESS 0x51
94
Tom Rinibb4dd962022-11-16 13:10:37 -050095#define CFG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053096
97/*
98 * IFC Definitions
99 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500100#define CFG_SYS_FLASH_BASE 0xe8000000
101#define CFG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CFG_SYS_FLASH_BASE)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530102
Tom Rini7b577ba2022-11-16 13:10:25 -0500103#define CFG_SYS_NOR_CSPR_EXT (0xf)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500104#define CFG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530105 CSPR_PORT_SIZE_16 | \
106 CSPR_MSEL_NOR | \
107 CSPR_V)
Tom Rini7b577ba2022-11-16 13:10:25 -0500108#define CFG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530109
110/*
111 * TDM Definition
112 */
113#define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
114
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530115/* NOR Flash Timing Params */
Tom Rini7b577ba2022-11-16 13:10:25 -0500116#define CFG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
117#define CFG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530118 FTIM0_NOR_TEADC(0x5) | \
119 FTIM0_NOR_TEAHC(0x5))
Tom Rini7b577ba2022-11-16 13:10:25 -0500120#define CFG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530121 FTIM1_NOR_TRAD_NOR(0x1A) |\
122 FTIM1_NOR_TSEQRAD_NOR(0x13))
Tom Rini7b577ba2022-11-16 13:10:25 -0500123#define CFG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530124 FTIM2_NOR_TCH(0x4) | \
125 FTIM2_NOR_TWPH(0x0E) | \
126 FTIM2_NOR_TWP(0x1c))
Tom Rini7b577ba2022-11-16 13:10:25 -0500127#define CFG_SYS_NOR_FTIM3 0x0
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530128
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530129#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
130
Tom Rini6a5dccc2022-11-16 13:10:41 -0500131#define CFG_SYS_FLASH_BANKS_LIST {CFG_SYS_FLASH_BASE_PHYS}
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530132
133/* CPLD on IFC */
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +0530134#define CPLD_LBMAP_MASK 0x3F
135#define CPLD_BANK_SEL_MASK 0x07
136#define CPLD_BANK_OVERRIDE 0x40
137#define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */
138#define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */
139#define CPLD_LBMAP_RESET 0xFF
140#define CPLD_LBMAP_SHIFT 0x03
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530141
York Sune9c8dcf2016-11-18 13:44:00 -0800142#if defined(CONFIG_TARGET_T1042RDB_PI)
Jason Jindd6377a2014-03-19 10:47:56 +0800143#define CPLD_DIU_SEL_DFP 0x80
York Sund08610d2016-11-21 11:04:34 -0800144#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530145#define CPLD_DIU_SEL_DFP 0xc0
Jason Jindd6377a2014-03-19 10:47:56 +0800146#endif
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +0530147
York Sun2c156012016-11-21 10:46:53 -0800148#if defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530149#define CPLD_INT_MASK_ALL 0xFF
150#define CPLD_INT_MASK_THERM 0x80
151#define CPLD_INT_MASK_DVI_DFP 0x40
152#define CPLD_INT_MASK_QSGMII1 0x20
153#define CPLD_INT_MASK_QSGMII2 0x10
154#define CPLD_INT_MASK_SGMI1 0x08
155#define CPLD_INT_MASK_SGMI2 0x04
156#define CPLD_INT_MASK_TDMR1 0x02
157#define CPLD_INT_MASK_TDMR2 0x01
158#endif
159
Tom Rini6a5dccc2022-11-16 13:10:41 -0500160#define CFG_SYS_CPLD_BASE 0xffdf0000
161#define CFG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CFG_SYS_CPLD_BASE)
162#define CFG_SYS_CSPR2_EXT (0xf)
163#define CFG_SYS_CSPR2 (CSPR_PHYS_ADDR(CFG_SYS_CPLD_BASE_PHYS) \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530164 | CSPR_PORT_SIZE_8 \
165 | CSPR_MSEL_GPCM \
166 | CSPR_V)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500167#define CFG_SYS_AMASK2 IFC_AMASK(64*1024)
168#define CFG_SYS_CSOR2 0x0
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530169/* CPLD Timing parameters for IFC CS2 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500170#define CFG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530171 FTIM0_GPCM_TEADC(0x0e) | \
172 FTIM0_GPCM_TEAHC(0x0e))
Tom Rini6a5dccc2022-11-16 13:10:41 -0500173#define CFG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530174 FTIM1_GPCM_TRAD(0x1f))
Tom Rini6a5dccc2022-11-16 13:10:41 -0500175#define CFG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiec2bc4602014-06-26 14:41:33 +0800176 FTIM2_GPCM_TCH(0x8) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530177 FTIM2_GPCM_TWP(0x1f))
Tom Rini6a5dccc2022-11-16 13:10:41 -0500178#define CFG_SYS_CS2_FTIM3 0x0
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530179
180/* NAND Flash on IFC */
Tom Rinib4213492022-11-12 17:36:51 -0500181#define CFG_SYS_NAND_BASE 0xff800000
182#define CFG_SYS_NAND_BASE_PHYS (0xf00000000ull | CFG_SYS_NAND_BASE)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530183
Tom Rinib4213492022-11-12 17:36:51 -0500184#define CFG_SYS_NAND_CSPR_EXT (0xf)
185#define CFG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530186 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
187 | CSPR_MSEL_NAND /* MSEL = NAND */ \
188 | CSPR_V)
Tom Rinib4213492022-11-12 17:36:51 -0500189#define CFG_SYS_NAND_AMASK IFC_AMASK(64*1024)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530190
Tom Rinib4213492022-11-12 17:36:51 -0500191#define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530192 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
193 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
194 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
195 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
196 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
197 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
198
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530199/* ONFI NAND Flash mode0 Timing Params */
Tom Rinib4213492022-11-12 17:36:51 -0500200#define CFG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530201 FTIM0_NAND_TWP(0x18) | \
202 FTIM0_NAND_TWCHT(0x07) | \
203 FTIM0_NAND_TWH(0x0a))
Tom Rinib4213492022-11-12 17:36:51 -0500204#define CFG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530205 FTIM1_NAND_TWBE(0x39) | \
206 FTIM1_NAND_TRR(0x0e) | \
207 FTIM1_NAND_TRP(0x18))
Tom Rinib4213492022-11-12 17:36:51 -0500208#define CFG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530209 FTIM2_NAND_TREH(0x0a) | \
210 FTIM2_NAND_TWHRE(0x1e))
Tom Rinib4213492022-11-12 17:36:51 -0500211#define CFG_SYS_NAND_FTIM3 0x0
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530212
Tom Rinib4213492022-11-12 17:36:51 -0500213#define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE }
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530214
Miquel Raynald0935362019-10-03 19:50:03 +0200215#if defined(CONFIG_MTD_RAW_NAND)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500216#define CFG_SYS_CSPR0_EXT CFG_SYS_NAND_CSPR_EXT
217#define CFG_SYS_CSPR0 CFG_SYS_NAND_CSPR
218#define CFG_SYS_AMASK0 CFG_SYS_NAND_AMASK
219#define CFG_SYS_CSOR0 CFG_SYS_NAND_CSOR
220#define CFG_SYS_CS0_FTIM0 CFG_SYS_NAND_FTIM0
221#define CFG_SYS_CS0_FTIM1 CFG_SYS_NAND_FTIM1
222#define CFG_SYS_CS0_FTIM2 CFG_SYS_NAND_FTIM2
223#define CFG_SYS_CS0_FTIM3 CFG_SYS_NAND_FTIM3
224#define CFG_SYS_CSPR1_EXT CFG_SYS_NOR_CSPR_EXT
225#define CFG_SYS_CSPR1 CFG_SYS_NOR_CSPR
226#define CFG_SYS_AMASK1 CFG_SYS_NOR_AMASK
227#define CFG_SYS_CSOR1 CFG_SYS_NOR_CSOR
228#define CFG_SYS_CS1_FTIM0 CFG_SYS_NOR_FTIM0
229#define CFG_SYS_CS1_FTIM1 CFG_SYS_NOR_FTIM1
230#define CFG_SYS_CS1_FTIM2 CFG_SYS_NOR_FTIM2
231#define CFG_SYS_CS1_FTIM3 CFG_SYS_NOR_FTIM3
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530232#else
Tom Rini6a5dccc2022-11-16 13:10:41 -0500233#define CFG_SYS_CSPR0_EXT CFG_SYS_NOR_CSPR_EXT
234#define CFG_SYS_CSPR0 CFG_SYS_NOR_CSPR
235#define CFG_SYS_AMASK0 CFG_SYS_NOR_AMASK
236#define CFG_SYS_CSOR0 CFG_SYS_NOR_CSOR
237#define CFG_SYS_CS0_FTIM0 CFG_SYS_NOR_FTIM0
238#define CFG_SYS_CS0_FTIM1 CFG_SYS_NOR_FTIM1
239#define CFG_SYS_CS0_FTIM2 CFG_SYS_NOR_FTIM2
240#define CFG_SYS_CS0_FTIM3 CFG_SYS_NOR_FTIM3
241#define CFG_SYS_CSPR1_EXT CFG_SYS_NAND_CSPR_EXT
242#define CFG_SYS_CSPR1 CFG_SYS_NAND_CSPR
243#define CFG_SYS_AMASK1 CFG_SYS_NAND_AMASK
244#define CFG_SYS_CSOR1 CFG_SYS_NAND_CSOR
245#define CFG_SYS_CS1_FTIM0 CFG_SYS_NAND_FTIM0
246#define CFG_SYS_CS1_FTIM1 CFG_SYS_NAND_FTIM1
247#define CFG_SYS_CS1_FTIM2 CFG_SYS_NAND_FTIM2
248#define CFG_SYS_CS1_FTIM3 CFG_SYS_NAND_FTIM3
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530249#endif
250
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530251/* define to use L1 as initial stack */
252#define CONFIG_L1_INIT_RAM
Tom Rini6a5dccc2022-11-16 13:10:41 -0500253#define CFG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
254#define CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
255#define CFG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530256/* The assembler doesn't like typecast */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500257#define CFG_SYS_INIT_RAM_ADDR_PHYS \
258 ((CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
259 CFG_SYS_INIT_RAM_ADDR_PHYS_LOW)
260#define CFG_SYS_INIT_RAM_SIZE 0x00004000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530261
Tom Rini6a5dccc2022-11-16 13:10:41 -0500262#define CFG_SYS_INIT_SP_OFFSET (CFG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530263
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530264/* Serial Port - controlled on board with jumper J8
265 * open - index 2
266 * shorted - index 1
267 */
Tom Rinidf6a2152022-11-16 13:10:28 -0500268#define CFG_SYS_NS16550_CLK (get_bus_freq(0)/2)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530269
Tom Rini6a5dccc2022-11-16 13:10:41 -0500270#define CFG_SYS_BAUDRATE_TABLE \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530271 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
272
Tom Rini6a5dccc2022-11-16 13:10:41 -0500273#define CFG_SYS_NS16550_COM1 (CFG_SYS_CCSRBAR+0x11C500)
274#define CFG_SYS_NS16550_COM2 (CFG_SYS_CCSRBAR+0x11C600)
275#define CFG_SYS_NS16550_COM3 (CFG_SYS_CCSRBAR+0x11D500)
276#define CFG_SYS_NS16550_COM4 (CFG_SYS_CCSRBAR+0x11D600)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530277
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530278/* I2C bus multiplexer */
279#define I2C_MUX_PCA_ADDR 0x70
280#define I2C_MUX_CH_DEFAULT 0x8
vijay rai27cdc772014-03-31 11:46:34 +0530281
York Sun097aa602016-11-21 11:25:26 -0800282#if defined(CONFIG_TARGET_T1042RDB_PI) || \
283 defined(CONFIG_TARGET_T1040D4RDB) || \
284 defined(CONFIG_TARGET_T1042D4RDB)
vijay rai27cdc772014-03-31 11:46:34 +0530285/*
286 * RTC configuration
287 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500288#define CFG_SYS_I2C_RTC_ADDR 0x68
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530289
vijay rai27cdc772014-03-31 11:46:34 +0530290/*DVI encoder*/
291#define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75
292#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530293
294/*
295 * eSPI - Enhanced SPI
296 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530297
298/*
299 * General PCI
300 * Memory space is mapped 1-1, but I/O space must start from 0.
301 */
302
303#ifdef CONFIG_PCI
304/* controller 1, direct to uli, tgtid 3, Base address 20000 */
305#ifdef CONFIG_PCIE1
Tom Rini56af6592022-11-16 13:10:33 -0500306#define CFG_SYS_PCIE1_MEM_VIRT 0x80000000
307#define CFG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
308#define CFG_SYS_PCIE1_IO_VIRT 0xf8000000
309#define CFG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530310#endif
311
312/* controller 2, Slot 2, tgtid 2, Base address 201000 */
313#ifdef CONFIG_PCIE2
Tom Rini56af6592022-11-16 13:10:33 -0500314#define CFG_SYS_PCIE2_MEM_VIRT 0x90000000
315#define CFG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
316#define CFG_SYS_PCIE2_IO_VIRT 0xf8010000
317#define CFG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530318#endif
319
320/* controller 3, Slot 1, tgtid 1, Base address 202000 */
321#ifdef CONFIG_PCIE3
Tom Rini56af6592022-11-16 13:10:33 -0500322#define CFG_SYS_PCIE3_MEM_VIRT 0xa0000000
323#define CFG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530324#endif
325
326/* controller 4, Base address 203000 */
327#ifdef CONFIG_PCIE4
Tom Rini56af6592022-11-16 13:10:33 -0500328#define CFG_SYS_PCIE4_MEM_VIRT 0xb0000000
329#define CFG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530330#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530331#endif /* CONFIG_PCI */
332
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530333/*
334* USB
335*/
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530336
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530337#ifdef CONFIG_MMC
Tom Rini376b88a2022-10-28 20:27:13 -0400338#define CFG_SYS_FSL_ESDHC_ADDR CFG_SYS_MPC85xx_ESDHC_ADDR
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530339#endif
340
341/* Qman/Bman */
342#ifndef CONFIG_NOBQFMAN
Tom Rini6a5dccc2022-11-16 13:10:41 -0500343#define CFG_SYS_BMAN_NUM_PORTALS 10
344#define CFG_SYS_BMAN_MEM_BASE 0xf4000000
345#define CFG_SYS_BMAN_MEM_PHYS 0xff4000000ull
346#define CFG_SYS_BMAN_MEM_SIZE 0x02000000
347#define CFG_SYS_BMAN_SP_CENA_SIZE 0x4000
348#define CFG_SYS_BMAN_SP_CINH_SIZE 0x1000
349#define CFG_SYS_BMAN_CENA_BASE CFG_SYS_BMAN_MEM_BASE
350#define CFG_SYS_BMAN_CENA_SIZE (CFG_SYS_BMAN_MEM_SIZE >> 1)
351#define CFG_SYS_BMAN_CINH_BASE (CFG_SYS_BMAN_MEM_BASE + \
352 CFG_SYS_BMAN_CENA_SIZE)
353#define CFG_SYS_BMAN_CINH_SIZE (CFG_SYS_BMAN_MEM_SIZE >> 1)
354#define CFG_SYS_BMAN_SWP_ISDR_REG 0xE08
355#define CFG_SYS_QMAN_NUM_PORTALS 10
356#define CFG_SYS_QMAN_MEM_BASE 0xf6000000
357#define CFG_SYS_QMAN_MEM_PHYS 0xff6000000ull
358#define CFG_SYS_QMAN_MEM_SIZE 0x02000000
359#define CFG_SYS_QMAN_SP_CINH_SIZE 0x1000
360#define CFG_SYS_QMAN_CENA_SIZE (CFG_SYS_QMAN_MEM_SIZE >> 1)
361#define CFG_SYS_QMAN_CINH_BASE (CFG_SYS_QMAN_MEM_BASE + \
362 CFG_SYS_QMAN_CENA_SIZE)
363#define CFG_SYS_QMAN_CINH_SIZE (CFG_SYS_QMAN_MEM_SIZE >> 1)
364#define CFG_SYS_QMAN_SWP_ISDR_REG 0xE08
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530365#endif /* CONFIG_NOBQFMAN */
366
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530367#ifdef CONFIG_FMAN_ENET
York Sun5e471552016-11-21 11:08:49 -0800368#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500369#define CFG_SYS_SGMII1_PHY_ADDR 0x03
York Sun2c156012016-11-21 10:46:53 -0800370#elif defined(CONFIG_TARGET_T1040D4RDB)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500371#define CFG_SYS_SGMII1_PHY_ADDR 0x01
York Sund08610d2016-11-21 11:04:34 -0800372#elif defined(CONFIG_TARGET_T1042D4RDB)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500373#define CFG_SYS_SGMII1_PHY_ADDR 0x02
374#define CFG_SYS_SGMII2_PHY_ADDR 0x03
375#define CFG_SYS_SGMII3_PHY_ADDR 0x01
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530376#endif
377
York Sun097aa602016-11-21 11:25:26 -0800378#if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500379#define CFG_SYS_RGMII1_PHY_ADDR 0x04
380#define CFG_SYS_RGMII2_PHY_ADDR 0x05
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530381#else
Tom Rini6a5dccc2022-11-16 13:10:41 -0500382#define CFG_SYS_RGMII1_PHY_ADDR 0x01
383#define CFG_SYS_RGMII2_PHY_ADDR 0x02
vijay rai27cdc772014-03-31 11:46:34 +0530384#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530385
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200386/* Enable VSC9953 L2 Switch driver on T1040 SoC */
York Sun37cdf5d2016-11-18 13:31:27 -0800387#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
York Sun37cdf5d2016-11-18 13:31:27 -0800388#ifdef CONFIG_TARGET_T1040RDB
Tom Rini6a5dccc2022-11-16 13:10:41 -0500389#define CFG_SYS_FM1_QSGMII11_PHY_ADDR 0x04
390#define CFG_SYS_FM1_QSGMII21_PHY_ADDR 0x08
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530391#else
Tom Rini6a5dccc2022-11-16 13:10:41 -0500392#define CFG_SYS_FM1_QSGMII11_PHY_ADDR 0x08
393#define CFG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530394#endif
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200395#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530396#endif
397
398/*
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530399 * Miscellaneous configurable options
400 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530401
402/*
403 * For booting Linux, the board info and command line data
404 * have to be in the first 64 MB of memory, since this is
405 * the maximum mapped by the Linux kernel during initialization.
406 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500407#define CFG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530408
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530409/*
Prabhakar Kushwaha3d1b4bf2014-04-02 17:26:23 +0530410 * Dynamic MTD Partition support with mtdparts
411 */
Prabhakar Kushwaha3d1b4bf2014-04-02 17:26:23 +0530412
413/*
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530414 * Environment Configuration
415 */
416#define CONFIG_ROOTPATH "/opt/nfsroot"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530417#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
418
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530419#define __USB_PHY_TYPE utmi
vijay rai6eb8e0c2014-08-19 12:46:53 +0530420#define RAMDISKFILE "t104xrdb/ramdisk.uboot"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530421
York Sun37cdf5d2016-11-18 13:31:27 -0800422#ifdef CONFIG_TARGET_T1040RDB
vijay rai27cdc772014-03-31 11:46:34 +0530423#define FDTFILE "t1040rdb/t1040rdb.dtb"
York Sune9c8dcf2016-11-18 13:44:00 -0800424#elif defined(CONFIG_TARGET_T1042RDB_PI)
vijay rai6eb8e0c2014-08-19 12:46:53 +0530425#define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb"
York Sun5e471552016-11-21 11:08:49 -0800426#elif defined(CONFIG_TARGET_T1042RDB)
vijay rai6eb8e0c2014-08-19 12:46:53 +0530427#define FDTFILE "t1042rdb/t1042rdb.dtb"
York Sun2c156012016-11-21 10:46:53 -0800428#elif defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530429#define FDTFILE "t1042rdb/t1040d4rdb.dtb"
York Sund08610d2016-11-21 11:04:34 -0800430#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530431#define FDTFILE "t1042rdb/t1042d4rdb.dtb"
vijay rai27cdc772014-03-31 11:46:34 +0530432#endif
433
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530434#define CONFIG_EXTRA_ENV_SETTINGS \
Priyanka Jain9495ef32014-01-27 14:07:11 +0530435 "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \
436 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
437 "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530438 "netdev=eth0\0" \
439 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Simon Glass72cc5382022-10-20 18:22:39 -0600440 "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530441 "tftpflash=tftpboot $loadaddr $uboot && " \
442 "protect off $ubootaddr +$filesize && " \
443 "erase $ubootaddr +$filesize && " \
444 "cp.b $loadaddr $ubootaddr $filesize && " \
445 "protect on $ubootaddr +$filesize && " \
446 "cmp.b $loadaddr $ubootaddr $filesize\0" \
447 "consoledev=ttyS0\0" \
448 "ramdiskaddr=2000000\0" \
vijay rai27cdc772014-03-31 11:46:34 +0530449 "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500450 "fdtaddr=1e00000\0" \
vijay rai27cdc772014-03-31 11:46:34 +0530451 "fdtfile=" __stringify(FDTFILE) "\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500452 "bdev=sda3\0"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530453
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530454#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530455
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530456#endif /* __CONFIG_H */