blob: 381c1ca808f2ad59a035e5da2dd3fcc6fca2dbb8 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Jason Liuf5b81c82011-05-13 01:58:55 +00002/*
3 * Copyright (C) 2011 Freescale Semiconductor, Inc.
4 * Jason Liu <r64343@freescale.com>
Jason Liuf5b81c82011-05-13 01:58:55 +00005 */
6
7#include <common.h>
Simon Glassa7b51302019-11-14 12:57:46 -07008#include <init.h>
Jason Liuf5b81c82011-05-13 01:58:55 +00009#include <asm/io.h>
10#include <asm/arch/imx-regs.h>
Jason Liuf5b81c82011-05-13 01:58:55 +000011#include <asm/arch/sys_proto.h>
12#include <asm/arch/crm_regs.h>
Stefano Babic59dffd62012-02-22 00:24:41 +000013#include <asm/arch/clock.h>
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +000014#include <asm/arch/iomux-mx53.h>
Jason Liuf5b81c82011-05-13 01:58:55 +000015#include <asm/arch/clock.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060016#include <env.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090017#include <linux/errno.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020018#include <asm/mach-imx/mx5_video.h>
Jason Liuf5b81c82011-05-13 01:58:55 +000019#include <netdev.h>
20#include <i2c.h>
Diego Dorta2661c9c2017-09-22 12:12:18 -030021#include <input.h>
Jason Liuf5b81c82011-05-13 01:58:55 +000022#include <mmc.h>
Yangbo Lu73340382019-06-21 11:42:28 +080023#include <fsl_esdhc_imx.h>
Stefano Babic831096b2011-08-21 10:59:33 +020024#include <asm/gpio.h>
Łukasz Majewski1c6dba12012-11-13 03:21:55 +000025#include <power/pmic.h>
Fabio Estevam2fc58322012-04-30 08:12:04 +000026#include <dialog_pmic.h>
Fabio Estevam082a1122012-05-07 10:25:59 +000027#include <fsl_pmic.h>
Fabio Estevam20c49da2012-05-10 15:07:35 +000028#include <linux/fb.h>
29#include <ipu_pixfmt.h>
30
Fabio Estevam642af862012-08-21 10:01:56 +000031#define MX53LOCO_LCD_POWER IMX_GPIO_NR(3, 24)
Jason Liuf5b81c82011-05-13 01:58:55 +000032
33DECLARE_GLOBAL_DATA_PTR;
34
Fabio Estevam8b3533c2012-05-08 03:40:49 +000035u32 get_board_rev(void)
36{
37 struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
38 struct fuse_bank *bank = &iim->bank[0];
39 struct fuse_bank0_regs *fuse =
40 (struct fuse_bank0_regs *)bank->fuse_regs;
41
42 int rev = readl(&fuse->gp[6]);
43
Fabio Estevam99f896e2012-05-29 05:54:39 +000044 if (!i2c_probe(CONFIG_SYS_DIALOG_PMIC_I2C_ADDR))
45 rev = 0;
46
Fabio Estevam8b3533c2012-05-08 03:40:49 +000047 return (get_cpu_rev() & ~(0xF << 8)) | (rev & 0xF) << 8;
48}
49
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +000050#define UART_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
51 PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
52
Jason Liuf5b81c82011-05-13 01:58:55 +000053static void setup_iomux_uart(void)
54{
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +000055 static const iomux_v3_cfg_t uart_pads[] = {
56 NEW_PAD_CTRL(MX53_PAD_CSI0_DAT11__UART1_RXD_MUX, UART_PAD_CTRL),
57 NEW_PAD_CTRL(MX53_PAD_CSI0_DAT10__UART1_TXD_MUX, UART_PAD_CTRL),
58 };
Jason Liuf5b81c82011-05-13 01:58:55 +000059
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +000060 imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
Jason Liuf5b81c82011-05-13 01:58:55 +000061}
62
Wolfgang Grandeggerfde87332011-11-11 14:03:37 +010063#ifdef CONFIG_USB_EHCI_MX5
Anatolij Gustschinef2f5792011-12-12 01:25:46 +000064int board_ehci_hcd_init(int port)
Wolfgang Grandeggerfde87332011-11-11 14:03:37 +010065{
Fabio Estevam925f2832012-05-07 10:42:57 +000066 /* request VBUS power enable pin, GPIO7_8 */
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +000067 imx_iomux_v3_setup_pad(MX53_PAD_PATA_DA_2__GPIO7_8);
68 gpio_direction_output(IMX_GPIO_NR(7, 8), 1);
Anatolij Gustschinef2f5792011-12-12 01:25:46 +000069 return 0;
Wolfgang Grandeggerfde87332011-11-11 14:03:37 +010070}
71#endif
72
Jason Liuf5b81c82011-05-13 01:58:55 +000073static void setup_iomux_fec(void)
74{
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +000075 static const iomux_v3_cfg_t fec_pads[] = {
76 NEW_PAD_CTRL(MX53_PAD_FEC_MDIO__FEC_MDIO, PAD_CTL_HYS |
77 PAD_CTL_DSE_HIGH | PAD_CTL_PUS_22K_UP | PAD_CTL_ODE),
78 NEW_PAD_CTRL(MX53_PAD_FEC_MDC__FEC_MDC, PAD_CTL_DSE_HIGH),
79 NEW_PAD_CTRL(MX53_PAD_FEC_RXD1__FEC_RDATA_1,
80 PAD_CTL_HYS | PAD_CTL_PKE),
81 NEW_PAD_CTRL(MX53_PAD_FEC_RXD0__FEC_RDATA_0,
82 PAD_CTL_HYS | PAD_CTL_PKE),
83 NEW_PAD_CTRL(MX53_PAD_FEC_TXD1__FEC_TDATA_1, PAD_CTL_DSE_HIGH),
84 NEW_PAD_CTRL(MX53_PAD_FEC_TXD0__FEC_TDATA_0, PAD_CTL_DSE_HIGH),
85 NEW_PAD_CTRL(MX53_PAD_FEC_TX_EN__FEC_TX_EN, PAD_CTL_DSE_HIGH),
86 NEW_PAD_CTRL(MX53_PAD_FEC_REF_CLK__FEC_TX_CLK,
87 PAD_CTL_HYS | PAD_CTL_PKE),
88 NEW_PAD_CTRL(MX53_PAD_FEC_RX_ER__FEC_RX_ER,
89 PAD_CTL_HYS | PAD_CTL_PKE),
90 NEW_PAD_CTRL(MX53_PAD_FEC_CRS_DV__FEC_RX_DV,
91 PAD_CTL_HYS | PAD_CTL_PKE),
92 };
Jason Liuf5b81c82011-05-13 01:58:55 +000093
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +000094 imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
Jason Liuf5b81c82011-05-13 01:58:55 +000095}
96
Yangbo Lu73340382019-06-21 11:42:28 +080097#ifdef CONFIG_FSL_ESDHC_IMX
Jason Liuf5b81c82011-05-13 01:58:55 +000098struct fsl_esdhc_cfg esdhc_cfg[2] = {
Benoît Thébaudeauc08d11c2012-08-13 07:28:16 +000099 {MMC_SDHC1_BASE_ADDR},
100 {MMC_SDHC3_BASE_ADDR},
Jason Liuf5b81c82011-05-13 01:58:55 +0000101};
102
Thierry Redingd7aebf42012-01-02 01:15:36 +0000103int board_mmc_getcd(struct mmc *mmc)
Jason Liuf5b81c82011-05-13 01:58:55 +0000104{
105 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
Thierry Redingd7aebf42012-01-02 01:15:36 +0000106 int ret;
Jason Liuf5b81c82011-05-13 01:58:55 +0000107
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +0000108 imx_iomux_v3_setup_pad(MX53_PAD_EIM_DA11__GPIO3_11);
Ashok Kumar Reddy7d04bd72012-08-28 07:39:38 +0530109 gpio_direction_input(IMX_GPIO_NR(3, 11));
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +0000110 imx_iomux_v3_setup_pad(MX53_PAD_EIM_DA13__GPIO3_13);
Ashok Kumar Reddy7d04bd72012-08-28 07:39:38 +0530111 gpio_direction_input(IMX_GPIO_NR(3, 13));
Fabio Estevam828f5e52011-11-15 05:51:29 +0000112
Jason Liuf5b81c82011-05-13 01:58:55 +0000113 if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
Ashok Kumar Reddy7d04bd72012-08-28 07:39:38 +0530114 ret = !gpio_get_value(IMX_GPIO_NR(3, 13));
Jason Liuf5b81c82011-05-13 01:58:55 +0000115 else
Ashok Kumar Reddy7d04bd72012-08-28 07:39:38 +0530116 ret = !gpio_get_value(IMX_GPIO_NR(3, 11));
Jason Liuf5b81c82011-05-13 01:58:55 +0000117
Thierry Redingd7aebf42012-01-02 01:15:36 +0000118 return ret;
Jason Liuf5b81c82011-05-13 01:58:55 +0000119}
120
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +0000121#define SD_CMD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
122 PAD_CTL_PUS_100K_UP)
123#define SD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | \
124 PAD_CTL_DSE_HIGH)
125
Jason Liuf5b81c82011-05-13 01:58:55 +0000126int board_mmc_init(bd_t *bis)
127{
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +0000128 static const iomux_v3_cfg_t sd1_pads[] = {
129 NEW_PAD_CTRL(MX53_PAD_SD1_CMD__ESDHC1_CMD, SD_CMD_PAD_CTRL),
130 NEW_PAD_CTRL(MX53_PAD_SD1_CLK__ESDHC1_CLK, SD_PAD_CTRL),
131 NEW_PAD_CTRL(MX53_PAD_SD1_DATA0__ESDHC1_DAT0, SD_PAD_CTRL),
132 NEW_PAD_CTRL(MX53_PAD_SD1_DATA1__ESDHC1_DAT1, SD_PAD_CTRL),
133 NEW_PAD_CTRL(MX53_PAD_SD1_DATA2__ESDHC1_DAT2, SD_PAD_CTRL),
134 NEW_PAD_CTRL(MX53_PAD_SD1_DATA3__ESDHC1_DAT3, SD_PAD_CTRL),
135 MX53_PAD_EIM_DA13__GPIO3_13,
136 };
137
138 static const iomux_v3_cfg_t sd2_pads[] = {
139 NEW_PAD_CTRL(MX53_PAD_PATA_RESET_B__ESDHC3_CMD,
140 SD_CMD_PAD_CTRL),
141 NEW_PAD_CTRL(MX53_PAD_PATA_IORDY__ESDHC3_CLK, SD_PAD_CTRL),
142 NEW_PAD_CTRL(MX53_PAD_PATA_DATA8__ESDHC3_DAT0, SD_PAD_CTRL),
143 NEW_PAD_CTRL(MX53_PAD_PATA_DATA9__ESDHC3_DAT1, SD_PAD_CTRL),
144 NEW_PAD_CTRL(MX53_PAD_PATA_DATA10__ESDHC3_DAT2, SD_PAD_CTRL),
145 NEW_PAD_CTRL(MX53_PAD_PATA_DATA11__ESDHC3_DAT3, SD_PAD_CTRL),
146 NEW_PAD_CTRL(MX53_PAD_PATA_DATA0__ESDHC3_DAT4, SD_PAD_CTRL),
147 NEW_PAD_CTRL(MX53_PAD_PATA_DATA1__ESDHC3_DAT5, SD_PAD_CTRL),
148 NEW_PAD_CTRL(MX53_PAD_PATA_DATA2__ESDHC3_DAT6, SD_PAD_CTRL),
149 NEW_PAD_CTRL(MX53_PAD_PATA_DATA3__ESDHC3_DAT7, SD_PAD_CTRL),
150 MX53_PAD_EIM_DA11__GPIO3_11,
151 };
152
Jason Liuf5b81c82011-05-13 01:58:55 +0000153 u32 index;
Fabio Estevam3d481332014-11-15 14:50:27 -0200154 int ret;
Jason Liuf5b81c82011-05-13 01:58:55 +0000155
Benoît Thébaudeauc58ff342012-10-01 08:36:25 +0000156 esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
157 esdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
158
Jason Liuf5b81c82011-05-13 01:58:55 +0000159 for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
160 switch (index) {
161 case 0:
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +0000162 imx_iomux_v3_setup_multiple_pads(sd1_pads,
163 ARRAY_SIZE(sd1_pads));
Jason Liuf5b81c82011-05-13 01:58:55 +0000164 break;
165 case 1:
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +0000166 imx_iomux_v3_setup_multiple_pads(sd2_pads,
167 ARRAY_SIZE(sd2_pads));
Jason Liuf5b81c82011-05-13 01:58:55 +0000168 break;
169 default:
170 printf("Warning: you configured more ESDHC controller"
171 "(%d) as supported by the board(2)\n",
172 CONFIG_SYS_FSL_ESDHC_NUM);
Fabio Estevam3d481332014-11-15 14:50:27 -0200173 return -EINVAL;
Jason Liuf5b81c82011-05-13 01:58:55 +0000174 }
Fabio Estevam3d481332014-11-15 14:50:27 -0200175 ret = fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
176 if (ret)
177 return ret;
Jason Liuf5b81c82011-05-13 01:58:55 +0000178 }
179
Fabio Estevam3d481332014-11-15 14:50:27 -0200180 return 0;
Jason Liuf5b81c82011-05-13 01:58:55 +0000181}
182#endif
183
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +0000184#define I2C_PAD_CTRL (PAD_CTL_SRE_FAST | PAD_CTL_DSE_HIGH | \
185 PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
186
Fabio Estevam2fc58322012-04-30 08:12:04 +0000187static void setup_iomux_i2c(void)
188{
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +0000189 static const iomux_v3_cfg_t i2c1_pads[] = {
190 NEW_PAD_CTRL(MX53_PAD_CSI0_DAT8__I2C1_SDA, I2C_PAD_CTRL),
191 NEW_PAD_CTRL(MX53_PAD_CSI0_DAT9__I2C1_SCL, I2C_PAD_CTRL),
192 };
193
194 imx_iomux_v3_setup_multiple_pads(i2c1_pads, ARRAY_SIZE(i2c1_pads));
Fabio Estevam2fc58322012-04-30 08:12:04 +0000195}
196
197static int power_init(void)
198{
Fabio Estevam082a1122012-05-07 10:25:59 +0000199 unsigned int val;
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000200 int ret;
Fabio Estevam2fc58322012-04-30 08:12:04 +0000201 struct pmic *p;
202
Fabio Estevam082a1122012-05-07 10:25:59 +0000203 if (!i2c_probe(CONFIG_SYS_DIALOG_PMIC_I2C_ADDR)) {
Fabio Estevamdf5b4c32012-12-28 04:05:28 +0000204 ret = pmic_dialog_init(I2C_PMIC);
205 if (ret)
206 return ret;
Łukasz Majewski1c6dba12012-11-13 03:21:55 +0000207
208 p = pmic_get("DIALOG_PMIC");
209 if (!p)
210 return -ENODEV;
Fabio Estevam2fc58322012-04-30 08:12:04 +0000211
Simon Glass6a38e412017-08-03 12:22:09 -0600212 env_set("fdt_file", "imx53-qsb.dtb");
Fabio Estevama68b1512014-11-10 17:38:19 -0200213
Fabio Estevam082a1122012-05-07 10:25:59 +0000214 /* Set VDDA to 1.25V */
215 val = DA9052_BUCKCORE_BCOREEN | DA_BUCKCORE_VBCORE_1_250V;
216 ret = pmic_reg_write(p, DA9053_BUCKCORE_REG, val);
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000217 if (ret) {
218 printf("Writing to BUCKCORE_REG failed: %d\n", ret);
219 return ret;
220 }
Fabio Estevam2fc58322012-04-30 08:12:04 +0000221
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000222 pmic_reg_read(p, DA9053_SUPPLY_REG, &val);
Fabio Estevam082a1122012-05-07 10:25:59 +0000223 val |= DA9052_SUPPLY_VBCOREGO;
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000224 ret = pmic_reg_write(p, DA9053_SUPPLY_REG, val);
225 if (ret) {
226 printf("Writing to SUPPLY_REG failed: %d\n", ret);
227 return ret;
228 }
Fabio Estevam2fc58322012-04-30 08:12:04 +0000229
Fabio Estevam082a1122012-05-07 10:25:59 +0000230 /* Set Vcc peripheral to 1.30V */
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000231 ret = pmic_reg_write(p, DA9053_BUCKPRO_REG, 0x62);
232 if (ret) {
233 printf("Writing to BUCKPRO_REG failed: %d\n", ret);
234 return ret;
235 }
236
237 ret = pmic_reg_write(p, DA9053_SUPPLY_REG, 0x62);
238 if (ret) {
239 printf("Writing to SUPPLY_REG failed: %d\n", ret);
240 return ret;
241 }
242
243 return ret;
Fabio Estevam082a1122012-05-07 10:25:59 +0000244 }
245
246 if (!i2c_probe(CONFIG_SYS_FSL_PMIC_I2C_ADDR)) {
Fabio Estevamf330cec2013-11-20 21:17:36 -0200247 ret = pmic_init(I2C_0);
Fabio Estevamdf5b4c32012-12-28 04:05:28 +0000248 if (ret)
249 return ret;
Łukasz Majewski1c6dba12012-11-13 03:21:55 +0000250
Fabio Estevam39ffa1f2012-12-11 06:36:58 +0000251 p = pmic_get("FSL_PMIC");
Łukasz Majewski1c6dba12012-11-13 03:21:55 +0000252 if (!p)
253 return -ENODEV;
Fabio Estevam082a1122012-05-07 10:25:59 +0000254
Simon Glass6a38e412017-08-03 12:22:09 -0600255 env_set("fdt_file", "imx53-qsrb.dtb");
Fabio Estevama68b1512014-11-10 17:38:19 -0200256
Fabio Estevam082a1122012-05-07 10:25:59 +0000257 /* Set VDDGP to 1.25V for 1GHz on SW1 */
258 pmic_reg_read(p, REG_SW_0, &val);
259 val = (val & ~SWx_VOLT_MASK_MC34708) | SWx_1_250V_MC34708;
260 ret = pmic_reg_write(p, REG_SW_0, val);
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000261 if (ret) {
262 printf("Writing to REG_SW_0 failed: %d\n", ret);
263 return ret;
264 }
Fabio Estevam082a1122012-05-07 10:25:59 +0000265
266 /* Set VCC as 1.30V on SW2 */
267 pmic_reg_read(p, REG_SW_1, &val);
268 val = (val & ~SWx_VOLT_MASK_MC34708) | SWx_1_300V_MC34708;
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000269 ret = pmic_reg_write(p, REG_SW_1, val);
270 if (ret) {
271 printf("Writing to REG_SW_1 failed: %d\n", ret);
272 return ret;
273 }
Fabio Estevam082a1122012-05-07 10:25:59 +0000274
275 /* Set global reset timer to 4s */
276 pmic_reg_read(p, REG_POWER_CTL2, &val);
277 val = (val & ~TIMER_MASK_MC34708) | TIMER_4S_MC34708;
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000278 ret = pmic_reg_write(p, REG_POWER_CTL2, val);
279 if (ret) {
280 printf("Writing to REG_POWER_CTL2 failed: %d\n", ret);
281 return ret;
282 }
Fabio Estevam0436b7a2012-05-07 10:26:00 +0000283
284 /* Set VUSBSEL and VUSBEN for USB PHY supply*/
285 pmic_reg_read(p, REG_MODE_0, &val);
286 val |= (VUSBSEL_MC34708 | VUSBEN_MC34708);
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000287 ret = pmic_reg_write(p, REG_MODE_0, val);
288 if (ret) {
289 printf("Writing to REG_MODE_0 failed: %d\n", ret);
290 return ret;
291 }
Fabio Estevam0436b7a2012-05-07 10:26:00 +0000292
293 /* Set SWBST to 5V in auto mode */
294 val = SWBST_AUTO;
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000295 ret = pmic_reg_write(p, SWBST_CTRL, val);
296 if (ret) {
297 printf("Writing to SWBST_CTRL failed: %d\n", ret);
298 return ret;
299 }
300
301 return ret;
Fabio Estevam082a1122012-05-07 10:25:59 +0000302 }
Fabio Estevam2fc58322012-04-30 08:12:04 +0000303
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000304 return -1;
Fabio Estevam2fc58322012-04-30 08:12:04 +0000305}
306
307static void clock_1GHz(void)
308{
309 int ret;
Benoît Thébaudeauafac1652012-09-27 10:19:58 +0000310 u32 ref_clk = MXC_HCLK;
Fabio Estevam2fc58322012-04-30 08:12:04 +0000311 /*
312 * After increasing voltage to 1.25V, we can switch
313 * CPU clock to 1GHz and DDR to 400MHz safely
314 */
315 ret = mxc_set_clock(ref_clk, 1000, MXC_ARM_CLK);
316 if (ret)
317 printf("CPU: Switch CPU clock to 1GHZ failed\n");
318
319 ret = mxc_set_clock(ref_clk, 400, MXC_PERIPH_CLK);
320 ret |= mxc_set_clock(ref_clk, 400, MXC_DDR_CLK);
321 if (ret)
322 printf("CPU: Switch DDR clock to 400MHz failed\n");
323}
324
Jason Liuf5b81c82011-05-13 01:58:55 +0000325int board_early_init_f(void)
326{
327 setup_iomux_uart();
328 setup_iomux_fec();
Vikram Narayanan8bb48d62012-11-10 02:32:46 +0000329 setup_iomux_lcd();
Jason Liuf5b81c82011-05-13 01:58:55 +0000330
331 return 0;
332}
333
Stefano Babiccbf6c9c2012-08-05 00:18:53 +0000334/*
335 * Do not overwrite the console
336 * Use always serial for U-Boot console
337 */
338int overwrite_console(void)
Fabio Estevam026c9862012-04-30 08:12:03 +0000339{
Stefano Babiccbf6c9c2012-08-05 00:18:53 +0000340 return 1;
Fabio Estevam026c9862012-04-30 08:12:03 +0000341}
Fabio Estevam026c9862012-04-30 08:12:03 +0000342
Jason Liuf5b81c82011-05-13 01:58:55 +0000343int board_init(void)
344{
Jason Liuf5b81c82011-05-13 01:58:55 +0000345 gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
346
Stefano Babic59dffd62012-02-22 00:24:41 +0000347 mxc_set_sata_internal_clock();
Fabio Estevam99f896e2012-05-29 05:54:39 +0000348 setup_iomux_i2c();
Fabio Estevamb665c832012-12-26 05:50:20 +0000349
Fabio Estevamb665c832012-12-26 05:50:20 +0000350 return 0;
351}
352
353int board_late_init(void)
354{
Fabio Estevam99f896e2012-05-29 05:54:39 +0000355 if (!power_init())
356 clock_1GHz();
Stefano Babic59dffd62012-02-22 00:24:41 +0000357
Jason Liuf5b81c82011-05-13 01:58:55 +0000358 return 0;
359}
360
361int checkboard(void)
362{
363 puts("Board: MX53 LOCO\n");
364
365 return 0;
366}