blob: 6644ef66c12ad1d1c6b8ad694000b76343a42dd7 [file] [log] [blame]
Pavel Machek5e2d70a2014-09-08 14:08:45 +02001/*
2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
Dinh Nguyenf593acd2015-12-03 16:05:59 -06006#ifndef __CONFIG_SOCFPGA_COMMON_H__
7#define __CONFIG_SOCFPGA_COMMON_H__
Pavel Machek5e2d70a2014-09-08 14:08:45 +02008
Pavel Machek5e2d70a2014-09-08 14:08:45 +02009/* Virtual target or real hardware */
10#undef CONFIG_SOCFPGA_VIRTUAL_TARGET
11
Pavel Machek5e2d70a2014-09-08 14:08:45 +020012/*
13 * High level configuration
14 */
Marek Vasut7d6dc602014-12-30 21:29:35 +010015#define CONFIG_DISPLAY_BOARDINFO_LATE
Pavel Machek5e2d70a2014-09-08 14:08:45 +020016#define CONFIG_CLOCKS
17
Pavel Machek5e2d70a2014-09-08 14:08:45 +020018#define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
19
20#define CONFIG_TIMESTAMP /* Print image info with timestamp */
21
Marek Vasut621ea082016-02-11 13:59:46 +010022/* add target to build it automatically upon "make" */
23#define CONFIG_BUILD_TARGET "u-boot-with-spl.sfp"
24
Pavel Machek5e2d70a2014-09-08 14:08:45 +020025/*
26 * Memory configurations
27 */
28#define CONFIG_NR_DRAM_BANKS 1
29#define PHYS_SDRAM_1 0x0
Marek Vasut40f1d6b2014-11-04 04:25:09 +010030#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020031#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
32#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
Ley Foon Tan10b69642017-04-26 02:44:46 +080033#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020034#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
Marek Vasutffb8e7f2015-07-12 15:23:28 +020035#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Ley Foon Tan10b69642017-04-26 02:44:46 +080036#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
37#define CONFIG_SYS_INIT_RAM_ADDR 0xFFE00000
38#define CONFIG_SYS_INIT_RAM_SIZE 0x40000 /* 256KB */
39#endif
Marek Vasutffb8e7f2015-07-12 15:23:28 +020040#define CONFIG_SYS_INIT_SP_OFFSET \
41 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
42#define CONFIG_SYS_INIT_SP_ADDR \
43 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020044
45#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Pavel Machek5e2d70a2014-09-08 14:08:45 +020046
47/*
48 * U-Boot general configurations
49 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020050#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020051 /* Print buffer size */
52#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
53#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
54 /* Boot argument buffer size */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020055
Marek Vasut4a065842015-12-05 20:08:21 +010056#ifndef CONFIG_SYS_HOSTNAME
57#define CONFIG_SYS_HOSTNAME CONFIG_SYS_BOARD
58#endif
59
Pavel Machek5e2d70a2014-09-08 14:08:45 +020060/*
61 * Cache
62 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020063#define CONFIG_SYS_L2_PL310
64#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
65
66/*
Marek Vasutccc5c242014-09-27 01:18:29 +020067 * EPCS/EPCQx1 Serial Flash Controller
68 */
69#ifdef CONFIG_ALTERA_SPI
Marek Vasutccc5c242014-09-27 01:18:29 +020070#define CONFIG_SF_DEFAULT_SPEED 30000000
Marek Vasutccc5c242014-09-27 01:18:29 +020071/*
72 * The base address is configurable in QSys, each board must specify the
73 * base address based on it's particular FPGA configuration. Please note
74 * that the address here is incremented by 0x400 from the Base address
75 * selected in QSys, since the SPI registers are at offset +0x400.
76 * #define CONFIG_SYS_SPI_BASE 0xff240400
77 */
78#endif
79
80/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +020081 * Ethernet on SoC (EMAC)
82 */
83#if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020084#define CONFIG_DW_ALTDESCRIPTOR
85#define CONFIG_MII
Pavel Machek5e2d70a2014-09-08 14:08:45 +020086#endif
87
88/*
89 * FPGA Driver
90 */
91#ifdef CONFIG_CMD_FPGA
Pavel Machek5e2d70a2014-09-08 14:08:45 +020092#define CONFIG_FPGA_COUNT 1
93#endif
Tien Fong Cheec5b16e12017-07-26 13:05:44 +080094
Pavel Machek5e2d70a2014-09-08 14:08:45 +020095/*
96 * L4 OSC1 Timer 0
97 */
98/* This timer uses eosc1, whose clock frequency is fixed at any condition. */
99#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
100#define CONFIG_SYS_TIMER_COUNTS_DOWN
101#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
102#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
103#define CONFIG_SYS_TIMER_RATE 2400000
104#else
105#define CONFIG_SYS_TIMER_RATE 25000000
106#endif
107
108/*
109 * L4 Watchdog
110 */
111#ifdef CONFIG_HW_WATCHDOG
112#define CONFIG_DESIGNWARE_WATCHDOG
113#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
114#define CONFIG_DW_WDT_CLOCK_KHZ 25000
Andy Shevchenko3c08d312017-07-05 20:44:08 +0300115#define CONFIG_WATCHDOG_TIMEOUT_MSECS 30000
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200116#endif
117
118/*
119 * MMC Driver
120 */
121#ifdef CONFIG_CMD_MMC
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200122#define CONFIG_BOUNCE_BUFFER
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200123/* FIXME */
124/* using smaller max blk cnt to avoid flooding the limited stack we have */
125#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
126#endif
127
Stefan Roese9a468c02014-11-07 12:37:52 +0100128/*
Marek Vasut7e442d92015-12-20 04:00:46 +0100129 * NAND Support
130 */
131#ifdef CONFIG_NAND_DENALI
132#define CONFIG_SYS_MAX_NAND_DEVICE 1
Marek Vasut7e442d92015-12-20 04:00:46 +0100133#define CONFIG_SYS_NAND_ONFI_DETECTION
Marek Vasut7e442d92015-12-20 04:00:46 +0100134#define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS
135#define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS
Marek Vasut7e442d92015-12-20 04:00:46 +0100136#endif
137
138/*
Stefan Roese623a5412014-10-30 09:33:13 +0100139 * I2C support
140 */
141#define CONFIG_SYS_I2C
Stefan Roese623a5412014-10-30 09:33:13 +0100142#define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
143#define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
144#define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
145#define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
146/* Using standard mode which the speed up to 100Kb/s */
147#define CONFIG_SYS_I2C_SPEED 100000
148#define CONFIG_SYS_I2C_SPEED1 100000
149#define CONFIG_SYS_I2C_SPEED2 100000
150#define CONFIG_SYS_I2C_SPEED3 100000
151/* Address of device when used as slave */
152#define CONFIG_SYS_I2C_SLAVE 0x02
153#define CONFIG_SYS_I2C_SLAVE1 0x02
154#define CONFIG_SYS_I2C_SLAVE2 0x02
155#define CONFIG_SYS_I2C_SLAVE3 0x02
156#ifndef __ASSEMBLY__
157/* Clock supplied to I2C controller in unit of MHz */
158unsigned int cm_get_l4_sp_clk_hz(void);
159#define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
160#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200161
162/*
Stefan Roese9a468c02014-11-07 12:37:52 +0100163 * QSPI support
164 */
Stefan Roese9a468c02014-11-07 12:37:52 +0100165/* Enable multiple SPI NOR flash manufacturers */
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200166#ifndef CONFIG_SPL_BUILD
Stefan Roese9a468c02014-11-07 12:37:52 +0100167#define CONFIG_SPI_FLASH_MTD
Marek Vasut46378db2015-07-24 06:15:14 +0200168#define CONFIG_MTD_DEVICE
169#define CONFIG_MTD_PARTITIONS
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200170#endif
Stefan Roese9a468c02014-11-07 12:37:52 +0100171/* QSPI reference clock */
172#ifndef __ASSEMBLY__
173unsigned int cm_get_qspi_controller_clk_hz(void);
174#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
175#endif
Stefan Roese9a468c02014-11-07 12:37:52 +0100176
Marek Vasutcabc3b42015-08-19 23:23:53 +0200177/*
178 * Designware SPI support
179 */
Stefan Roese8dc115b2014-11-07 13:50:34 +0100180
Stefan Roese9a468c02014-11-07 12:37:52 +0100181/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200182 * Serial Driver
183 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200184#define CONFIG_SYS_NS16550_SERIAL
185#define CONFIG_SYS_NS16550_REG_SIZE -4
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200186#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
187#define CONFIG_SYS_NS16550_CLK 1000000
Ley Foon Tan10b69642017-04-26 02:44:46 +0800188#elif defined(CONFIG_TARGET_SOCFPGA_GEN5)
189#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200190#define CONFIG_SYS_NS16550_CLK 100000000
Ley Foon Tan10b69642017-04-26 02:44:46 +0800191#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
192#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART1_ADDRESS
193#define CONFIG_SYS_NS16550_CLK 50000000
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200194#endif
195#define CONFIG_CONS_INDEX 1
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200196
197/*
Marek Vasut9f193122014-10-24 23:34:25 +0200198 * USB
199 */
Marek Vasut9f193122014-10-24 23:34:25 +0200200
201/*
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100202 * USB Gadget (DFU, UMS)
203 */
204#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
Marek Vasut4bd64e82016-10-29 21:15:56 +0200205#define CONFIG_SYS_DFU_DATA_BUF_SIZE (16 * 1024 * 1024)
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100206#define DFU_DEFAULT_POLL_TIMEOUT 300
207
208/* USB IDs */
Sam Protsenkob706ffd2016-04-13 14:20:30 +0300209#define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
210#define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100211#endif
212
213/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200214 * U-Boot environment
215 */
Stefan Roesec0c00982016-03-03 16:57:38 +0100216#if !defined(CONFIG_ENV_SIZE)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700217#define CONFIG_ENV_SIZE (8 * 1024)
Stefan Roesec0c00982016-03-03 16:57:38 +0100218#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200219
Chin Liang Seefb73f6d2015-12-21 21:02:45 +0800220/* Environment for SDMMC boot */
221#if defined(CONFIG_ENV_IS_IN_MMC) && !defined(CONFIG_ENV_OFFSET)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700222#define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */
223#define CONFIG_ENV_OFFSET (34 * 512) /* just after the GPT */
Chin Liang Seefb73f6d2015-12-21 21:02:45 +0800224#endif
225
Chin Liang See713e5b12016-02-24 16:50:22 +0800226/* Environment for QSPI boot */
227#if defined(CONFIG_ENV_IS_IN_SPI_FLASH) && !defined(CONFIG_ENV_OFFSET)
228#define CONFIG_ENV_OFFSET 0x00100000
229#define CONFIG_ENV_SECT_SIZE (64 * 1024)
230#endif
231
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200232/*
Chin Liang See6f02ac42015-12-21 23:01:51 +0800233 * mtd partitioning for serial NOR flash
234 *
235 * device nor0 <ff705000.spi.0>, # parts = 6
236 * #: name size offset mask_flags
237 * 0: u-boot 0x00100000 0x00000000 0
238 * 1: env1 0x00040000 0x00100000 0
239 * 2: env2 0x00040000 0x00140000 0
240 * 3: UBI 0x03e80000 0x00180000 0
241 * 4: boot 0x00e80000 0x00180000 0
242 * 5: rootfs 0x01000000 0x01000000 0
243 *
244 */
Chin Liang See6f02ac42015-12-21 23:01:51 +0800245
246/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200247 * SPL
Marek Vasutea0123c2014-10-16 12:25:40 +0200248 *
249 * SRAM Memory layout:
250 *
251 * 0xFFFF_0000 ...... Start of SRAM
252 * 0xFFFF_xxxx ...... Top of stack (grows down)
253 * 0xFFFF_yyyy ...... Malloc area
254 * 0xFFFF_zzzz ...... Global Data
255 * 0xFFFF_FF00 ...... End of SRAM
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200256 */
Marek Vasutea0123c2014-10-16 12:25:40 +0200257#define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
Ley Foon Tan10b69642017-04-26 02:44:46 +0800258#define CONFIG_SPL_MAX_SIZE CONFIG_SYS_INIT_RAM_SIZE
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200259
Marek Vasut1029caf2015-07-10 00:04:23 +0200260/* SPL SDMMC boot support */
261#ifdef CONFIG_SPL_MMC_SUPPORT
262#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
Marek Vasut1029caf2015-07-10 00:04:23 +0200263#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img"
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700264#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
265#endif
266#else
267#ifndef CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION
268#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 1
Marek Vasut1029caf2015-07-10 00:04:23 +0200269#endif
270#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200271
Marek Vasutcadf2f92015-07-21 07:50:03 +0200272/* SPL QSPI boot support */
273#ifdef CONFIG_SPL_SPI_SUPPORT
Marek Vasutcadf2f92015-07-21 07:50:03 +0200274#define CONFIG_SPL_SPI_LOAD
275#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
276#endif
277
Marek Vasut7e442d92015-12-20 04:00:46 +0100278/* SPL NAND boot support */
279#ifdef CONFIG_SPL_NAND_SUPPORT
Marek Vasut7e442d92015-12-20 04:00:46 +0100280#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
281#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
282#endif
283
Dinh Nguyen757774a2015-03-30 17:01:12 -0500284/*
285 * Stack setup
286 */
287#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
288
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700289/* Extra Environment */
290#ifndef CONFIG_SPL_BUILD
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700291
Simon Goldschmidt2e5d9a62018-01-25 07:18:27 +0100292#ifdef CONFIG_CMD_DHCP
293#define BOOT_TARGET_DEVICES_DHCP(func) func(DHCP, dhcp, na)
294#else
295#define BOOT_TARGET_DEVICES_DHCP(func)
296#endif
297
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700298#ifdef CONFIG_CMD_PXE
299#define BOOT_TARGET_DEVICES_PXE(func) func(PXE, pxe, na)
300#else
301#define BOOT_TARGET_DEVICES_PXE(func)
302#endif
303
304#ifdef CONFIG_CMD_MMC
305#define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0)
306#else
307#define BOOT_TARGET_DEVICES_MMC(func)
308#endif
309
310#define BOOT_TARGET_DEVICES(func) \
311 BOOT_TARGET_DEVICES_MMC(func) \
312 BOOT_TARGET_DEVICES_PXE(func) \
Simon Goldschmidt2e5d9a62018-01-25 07:18:27 +0100313 BOOT_TARGET_DEVICES_DHCP(func)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700314
315#include <config_distro_bootcmd.h>
316
317#ifndef CONFIG_EXTRA_ENV_SETTINGS
318#define CONFIG_EXTRA_ENV_SETTINGS \
319 "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \
320 "bootm_size=0xa000000\0" \
321 "kernel_addr_r="__stringify(CONFIG_SYS_LOAD_ADDR)"\0" \
322 "fdt_addr_r=0x02000000\0" \
323 "scriptaddr=0x02100000\0" \
324 "pxefile_addr_r=0x02200000\0" \
325 "ramdisk_addr_r=0x02300000\0" \
326 BOOTENV
327
328#endif
329#endif
330
Dinh Nguyenf593acd2015-12-03 16:05:59 -0600331#endif /* __CONFIG_SOCFPGA_COMMON_H__ */