blob: 3f4685f65ca2025a1a94e8431b02d002982a57e8 [file] [log] [blame]
Kumar Galafd83aa82008-07-25 13:31:05 -05001/*
2 * Copyright 2008 Freescale Semiconductor, Inc.
3 *
4 * (C) Copyright 2000
5 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Kumar Galafd83aa82008-07-25 13:31:05 -05008 */
9
10#include <common.h>
11#include <asm/mmu.h>
12
13struct fsl_e_tlb_entry tlb_table[] = {
14 /* TLB 0 - for temp stack in cache */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020015 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
Kumar Galafd83aa82008-07-25 13:31:05 -050016 MAS3_SX|MAS3_SW|MAS3_SR, 0,
17 0, 0, BOOKE_PAGESZ_4K, 0),
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020018 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
Kumar Galafd83aa82008-07-25 13:31:05 -050019 MAS3_SX|MAS3_SW|MAS3_SR, 0,
20 0, 0, BOOKE_PAGESZ_4K, 0),
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020021 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
Kumar Galafd83aa82008-07-25 13:31:05 -050022 MAS3_SX|MAS3_SW|MAS3_SR, 0,
23 0, 0, BOOKE_PAGESZ_4K, 0),
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020024 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
Kumar Galafd83aa82008-07-25 13:31:05 -050025 MAS3_SX|MAS3_SW|MAS3_SR, 0,
26 0, 0, BOOKE_PAGESZ_4K, 0),
27
Kumar Gala0f492b42008-12-02 14:19:33 -060028 SET_TLB_ENTRY(0, PIXIS_BASE, PIXIS_BASE_PHYS,
Kumar Galafd83aa82008-07-25 13:31:05 -050029 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
30 0, 0, BOOKE_PAGESZ_4K, 0),
31
32 /* TLB 1 */
33 /* *I*G* - CCSRBAR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020034 SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
Kumar Galafd83aa82008-07-25 13:31:05 -050035 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
36 0, 0, BOOKE_PAGESZ_1M, 1),
37
38 /* W**G* - Flash/promjet, localbus */
39 /* This will be changed to *I*G* after relocation to RAM. */
Kumar Gala4be8b572008-12-02 14:19:34 -060040 SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
Kumar Galaf81f89f2008-09-22 14:11:11 -050041 MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
Kumar Galafd83aa82008-07-25 13:31:05 -050042 0, 1, BOOKE_PAGESZ_256M, 1),
43
44 /* *I*G* - PCI */
Kumar Galaef43b6e2008-12-02 16:08:39 -060045 SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_MEM_VIRT, CONFIG_SYS_PCI1_MEM_PHYS,
Kumar Galafd83aa82008-07-25 13:31:05 -050046 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
47 0, 2, BOOKE_PAGESZ_1G, 1),
48
49 /* *I*G* - PCI I/O */
Kumar Gala60ff4642008-12-02 16:08:40 -060050 SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_IO_VIRT, CONFIG_SYS_PCI1_IO_PHYS,
Kumar Galafd83aa82008-07-25 13:31:05 -050051 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
52 0, 3, BOOKE_PAGESZ_256K, 1),
Jason Jin3a1e04f2008-10-31 05:07:04 -050053
54 /* *I*G - NAND */
55 SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS,
56 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
57 0, 4, BOOKE_PAGESZ_1M, 1),
Mingkai Huc2a6dca2009-09-23 15:20:37 +080058
59#if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
60 /* *I*G - L2SRAM */
61 SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L2_ADDR, CONFIG_SYS_INIT_L2_ADDR_PHYS,
62 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
63 0, 5, BOOKE_PAGESZ_256K, 1),
64 SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L2_ADDR + 0x40000,
65 CONFIG_SYS_INIT_L2_ADDR_PHYS + 0x40000,
66 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
67 0, 6, BOOKE_PAGESZ_256K, 1),
68#endif
Kumar Galafd83aa82008-07-25 13:31:05 -050069};
70
71int num_tlb_entries = ARRAY_SIZE(tlb_table);