blob: e8d5be32b4b7b5ddcbcc2a288875b37718023033 [file] [log] [blame]
Chandan Nath7d744102011-10-14 02:58:26 +00001/*
2 * board.c
3 *
4 * Common board functions for AM33XX based boards
5 *
6 * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
7 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Chandan Nath7d744102011-10-14 02:58:26 +00009 */
10
11#include <common.h>
Simon Glass91d03902014-10-22 21:37:10 -060012#include <dm.h>
Tom Rini59c2cc92012-07-30 16:13:10 -070013#include <errno.h>
Simon Glassccc03a72014-10-22 21:37:11 -060014#include <ns16550.h>
Tom Rini28591df2012-08-13 12:03:19 -070015#include <spl.h>
Chandan Nath7d744102011-10-14 02:58:26 +000016#include <asm/arch/cpu.h>
17#include <asm/arch/hardware.h>
Chandan Nath77a73fe2012-01-09 20:38:59 +000018#include <asm/arch/omap.h>
Chandan Nath7d744102011-10-14 02:58:26 +000019#include <asm/arch/ddr_defs.h>
20#include <asm/arch/clock.h>
Steve Sakoman6229e332012-06-04 05:35:34 +000021#include <asm/arch/gpio.h>
Ilya Yanok2ebbb862012-11-06 13:06:30 +000022#include <asm/arch/mem.h>
Chandan Nath77a73fe2012-01-09 20:38:59 +000023#include <asm/arch/mmc_host_def.h>
Tom Rini7a247722012-07-31 10:50:01 -070024#include <asm/arch/sys_proto.h>
Chandan Nath7d744102011-10-14 02:58:26 +000025#include <asm/io.h>
Tom Rini3fd44562012-07-03 08:51:34 -070026#include <asm/emif.h>
Tom Rini4b302402012-07-31 08:55:01 -070027#include <asm/gpio.h>
Tom Rini59c2cc92012-07-30 16:13:10 -070028#include <i2c.h>
29#include <miiphy.h>
30#include <cpsw.h>
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +000031#include <asm/errno.h>
Tom Riniac8fdf92013-08-30 16:28:44 -040032#include <linux/compiler.h>
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +000033#include <linux/usb/ch9.h>
34#include <linux/usb/gadget.h>
35#include <linux/usb/musb.h>
36#include <asm/omap_musb.h>
Tom Rini56424eb2013-08-28 09:00:28 -040037#include <asm/davinci_rtc.h>
Chandan Nath7d744102011-10-14 02:58:26 +000038
39DECLARE_GLOBAL_DATA_PTR;
40
Tom Rini18dc02e2015-12-06 11:09:59 -050041#if !CONFIG_IS_ENABLED(OF_CONTROL)
Simon Glassccc03a72014-10-22 21:37:11 -060042static const struct ns16550_platdata am33xx_serial[] = {
43 { CONFIG_SYS_NS16550_COM1, 2, CONFIG_SYS_NS16550_CLK },
Tom Rini5ba15962015-07-31 19:55:08 -040044# ifdef CONFIG_SYS_NS16550_COM2
Simon Glassccc03a72014-10-22 21:37:11 -060045 { CONFIG_SYS_NS16550_COM2, 2, CONFIG_SYS_NS16550_CLK },
Tom Rini5ba15962015-07-31 19:55:08 -040046# ifdef CONFIG_SYS_NS16550_COM3
Simon Glassccc03a72014-10-22 21:37:11 -060047 { CONFIG_SYS_NS16550_COM3, 2, CONFIG_SYS_NS16550_CLK },
48 { CONFIG_SYS_NS16550_COM4, 2, CONFIG_SYS_NS16550_CLK },
49 { CONFIG_SYS_NS16550_COM5, 2, CONFIG_SYS_NS16550_CLK },
50 { CONFIG_SYS_NS16550_COM6, 2, CONFIG_SYS_NS16550_CLK },
Simon Glassccc03a72014-10-22 21:37:11 -060051# endif
Tom Rini5ba15962015-07-31 19:55:08 -040052# endif
Simon Glassccc03a72014-10-22 21:37:11 -060053};
54
55U_BOOT_DEVICES(am33xx_uarts) = {
Tom Rini18dc02e2015-12-06 11:09:59 -050056 { "ns16550_serial", &am33xx_serial[0] },
Simon Glassccc03a72014-10-22 21:37:11 -060057# ifdef CONFIG_SYS_NS16550_COM2
Tom Rini18dc02e2015-12-06 11:09:59 -050058 { "ns16550_serial", &am33xx_serial[1] },
Simon Glassccc03a72014-10-22 21:37:11 -060059# ifdef CONFIG_SYS_NS16550_COM3
Tom Rini18dc02e2015-12-06 11:09:59 -050060 { "ns16550_serial", &am33xx_serial[2] },
61 { "ns16550_serial", &am33xx_serial[3] },
62 { "ns16550_serial", &am33xx_serial[4] },
63 { "ns16550_serial", &am33xx_serial[5] },
Simon Glassccc03a72014-10-22 21:37:11 -060064# endif
65# endif
66};
Tom Rini937fd032016-01-05 12:17:15 -050067
68#ifdef CONFIG_DM_GPIO
69static const struct omap_gpio_platdata am33xx_gpio[] = {
70 { 0, AM33XX_GPIO0_BASE },
71 { 1, AM33XX_GPIO1_BASE },
72 { 2, AM33XX_GPIO2_BASE },
73 { 3, AM33XX_GPIO3_BASE },
74#ifdef CONFIG_AM43XX
75 { 4, AM33XX_GPIO4_BASE },
76 { 5, AM33XX_GPIO5_BASE },
Tom Rini5ba15962015-07-31 19:55:08 -040077#endif
Tom Rini937fd032016-01-05 12:17:15 -050078};
Simon Glassccc03a72014-10-22 21:37:11 -060079
Tom Rini937fd032016-01-05 12:17:15 -050080U_BOOT_DEVICES(am33xx_gpios) = {
81 { "gpio_omap", &am33xx_gpio[0] },
82 { "gpio_omap", &am33xx_gpio[1] },
83 { "gpio_omap", &am33xx_gpio[2] },
84 { "gpio_omap", &am33xx_gpio[3] },
85#ifdef CONFIG_AM43XX
86 { "gpio_omap", &am33xx_gpio[4] },
87 { "gpio_omap", &am33xx_gpio[5] },
88#endif
89};
90#endif
91#endif
Simon Glass91d03902014-10-22 21:37:10 -060092
Tom Rini5ba15962015-07-31 19:55:08 -040093#ifndef CONFIG_DM_GPIO
Dave Gerlach00822ca2014-02-10 11:41:49 -050094static const struct gpio_bank gpio_bank_am33xx[] = {
Tom Rini7bc2bca2015-07-31 19:55:09 -040095 { (void *)AM33XX_GPIO0_BASE },
96 { (void *)AM33XX_GPIO1_BASE },
97 { (void *)AM33XX_GPIO2_BASE },
98 { (void *)AM33XX_GPIO3_BASE },
Dave Gerlach00822ca2014-02-10 11:41:49 -050099#ifdef CONFIG_AM43XX
Tom Rini7bc2bca2015-07-31 19:55:09 -0400100 { (void *)AM33XX_GPIO4_BASE },
101 { (void *)AM33XX_GPIO5_BASE },
Dave Gerlach00822ca2014-02-10 11:41:49 -0500102#endif
Steve Sakoman6229e332012-06-04 05:35:34 +0000103};
104
105const struct gpio_bank *const omap_gpio_bank = gpio_bank_am33xx;
Simon Glass91d03902014-10-22 21:37:10 -0600106#endif
107
Chandan Nathd6e97f82012-01-09 20:38:58 +0000108#if defined(CONFIG_OMAP_HSMMC) && !defined(CONFIG_SPL_BUILD)
Peter Korsgaardaabb9f82012-10-18 01:21:10 +0000109int cpu_mmc_init(bd_t *bis)
Chandan Nathd6e97f82012-01-09 20:38:58 +0000110{
Tom Rini0dc71d12012-08-08 10:31:08 -0700111 int ret;
Peter Korsgaardaabb9f82012-10-18 01:21:10 +0000112
Nikita Kiryanov4be9dbc2012-12-03 02:19:47 +0000113 ret = omap_mmc_init(0, 0, 0, -1, -1);
Tom Rini0dc71d12012-08-08 10:31:08 -0700114 if (ret)
115 return ret;
116
Nikita Kiryanov4be9dbc2012-12-03 02:19:47 +0000117 return omap_mmc_init(1, 0, 0, -1, -1);
Chandan Nathd6e97f82012-01-09 20:38:58 +0000118}
119#endif
Chandan Nath77a73fe2012-01-09 20:38:59 +0000120
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000121/* AM33XX has two MUSB controllers which can be host or gadget */
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +0200122#if (defined(CONFIG_USB_MUSB_GADGET) || defined(CONFIG_USB_MUSB_HOST)) && \
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000123 (defined(CONFIG_AM335X_USB0) || defined(CONFIG_AM335X_USB1))
124static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
125
126/* USB 2.0 PHY Control */
127#define CM_PHY_PWRDN (1 << 0)
128#define CM_PHY_OTG_PWRDN (1 << 1)
129#define OTGVDET_EN (1 << 19)
130#define OTGSESSENDEN (1 << 20)
131
132static void am33xx_usb_set_phy_power(u8 on, u32 *reg_addr)
133{
134 if (on) {
135 clrsetbits_le32(reg_addr, CM_PHY_PWRDN | CM_PHY_OTG_PWRDN,
136 OTGVDET_EN | OTGSESSENDEN);
137 } else {
138 clrsetbits_le32(reg_addr, 0, CM_PHY_PWRDN | CM_PHY_OTG_PWRDN);
139 }
140}
141
142static struct musb_hdrc_config musb_config = {
143 .multipoint = 1,
144 .dyn_fifo = 1,
145 .num_eps = 16,
146 .ram_bits = 12,
147};
148
149#ifdef CONFIG_AM335X_USB0
150static void am33xx_otg0_set_phy_power(u8 on)
151{
152 am33xx_usb_set_phy_power(on, &cdev->usb_ctrl0);
153}
154
155struct omap_musb_board_data otg0_board_data = {
156 .set_phy_power = am33xx_otg0_set_phy_power,
157};
158
159static struct musb_hdrc_platform_data otg0_plat = {
160 .mode = CONFIG_AM335X_USB0_MODE,
161 .config = &musb_config,
162 .power = 50,
163 .platform_ops = &musb_dsps_ops,
164 .board_data = &otg0_board_data,
165};
166#endif
167
168#ifdef CONFIG_AM335X_USB1
169static void am33xx_otg1_set_phy_power(u8 on)
170{
171 am33xx_usb_set_phy_power(on, &cdev->usb_ctrl1);
172}
173
174struct omap_musb_board_data otg1_board_data = {
175 .set_phy_power = am33xx_otg1_set_phy_power,
176};
177
178static struct musb_hdrc_platform_data otg1_plat = {
179 .mode = CONFIG_AM335X_USB1_MODE,
180 .config = &musb_config,
181 .power = 50,
182 .platform_ops = &musb_dsps_ops,
183 .board_data = &otg1_board_data,
184};
185#endif
186#endif
187
188int arch_misc_init(void)
189{
190#ifdef CONFIG_AM335X_USB0
191 musb_register(&otg0_plat, &otg0_board_data,
Matt Portere24646f2013-03-15 10:07:02 +0000192 (void *)USB0_OTG_BASE);
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000193#endif
194#ifdef CONFIG_AM335X_USB1
195 musb_register(&otg1_plat, &otg1_board_data,
Matt Portere24646f2013-03-15 10:07:02 +0000196 (void *)USB1_OTG_BASE);
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000197#endif
198 return 0;
199}
Heiko Schocher8aa1da92013-06-05 07:47:56 +0200200
Tom Rini8de09df2014-04-09 08:25:57 -0400201#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Tom Riniac8fdf92013-08-30 16:28:44 -0400202/*
Tom Rini9fec9ae2014-05-21 12:57:22 -0400203 * In the case of non-SPL based booting we'll want to call these
204 * functions a tiny bit later as it will require gd to be set and cleared
205 * and that's not true in s_init in this case so we cannot do it there.
206 */
207int board_early_init_f(void)
208{
209 prcm_init();
210 set_mux_conf_regs();
211
212 return 0;
213}
214
215/*
Tom Riniac8fdf92013-08-30 16:28:44 -0400216 * This function is the place to do per-board things such as ramp up the
217 * MPU clock frequency.
218 */
219__weak void am33xx_spl_board_init(void)
220{
Steve Kipisz5adac352013-08-14 10:51:31 -0400221 do_setup_dpll(&dpll_core_regs, &dpll_core_opp100);
222 do_setup_dpll(&dpll_mpu_regs, &dpll_mpu_opp100);
Tom Riniac8fdf92013-08-30 16:28:44 -0400223}
224
Heiko Schocher2233e462013-11-04 14:05:00 +0100225#if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC)
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530226static void rtc32k_enable(void)
Heiko Schocher8aa1da92013-06-05 07:47:56 +0200227{
Tom Rini56424eb2013-08-28 09:00:28 -0400228 struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE;
Heiko Schocher8aa1da92013-06-05 07:47:56 +0200229
230 /*
231 * Unlock the RTC's registers. For more details please see the
232 * RTC_SS section of the TRM. In order to unlock we need to
233 * write these specific values (keys) in this order.
234 */
Tom Rini56424eb2013-08-28 09:00:28 -0400235 writel(RTC_KICK0R_WE, &rtc->kick0r);
236 writel(RTC_KICK1R_WE, &rtc->kick1r);
Heiko Schocher8aa1da92013-06-05 07:47:56 +0200237
238 /* Enable the RTC 32K OSC by setting bits 3 and 6. */
239 writel((1 << 3) | (1 << 6), &rtc->osc);
240}
Heiko Schocher2233e462013-11-04 14:05:00 +0100241#endif
Heiko Schocher57004c52013-06-04 11:00:57 +0200242
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530243static void uart_soft_reset(void)
Heiko Schocher57004c52013-06-04 11:00:57 +0200244{
245 struct uart_sys *uart_base = (struct uart_sys *)DEFAULT_UART_BASE;
246 u32 regval;
247
248 regval = readl(&uart_base->uartsyscfg);
249 regval |= UART_RESET;
250 writel(regval, &uart_base->uartsyscfg);
251 while ((readl(&uart_base->uartsyssts) &
252 UART_CLK_RUNNING_MASK) != UART_CLK_RUNNING_MASK)
253 ;
254
255 /* Disable smart idle */
256 regval = readl(&uart_base->uartsyscfg);
257 regval |= UART_SMART_IDLE_EN;
258 writel(regval, &uart_base->uartsyscfg);
259}
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530260
261static void watchdog_disable(void)
262{
263 struct wd_timer *wdtimer = (struct wd_timer *)WDT_BASE;
264
265 writel(0xAAAA, &wdtimer->wdtwspr);
266 while (readl(&wdtimer->wdtwwps) != 0x0)
267 ;
268 writel(0x5555, &wdtimer->wdtwspr);
269 while (readl(&wdtimer->wdtwwps) != 0x0)
270 ;
271}
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530272
Simon Glass0c078ea2015-03-03 08:03:02 -0700273#ifdef CONFIG_SPL_BUILD
274void board_init_f(ulong dummy)
275{
276 board_early_init_f();
277 sdram_init();
278}
279#endif
280
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530281void s_init(void)
282{
283 /*
284 * The ROM will only have set up sufficient pinmux to allow for the
285 * first 4KiB NOR to be read, we must finish doing what we know of
286 * the NOR mux in this space in order to continue.
287 */
288#ifdef CONFIG_NOR_BOOT
289 enable_norboot_pin_mux();
290#endif
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530291 watchdog_disable();
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530292 set_uart_mux_conf();
293 setup_clocks_for_console();
294 uart_soft_reset();
Heiko Schocher2233e462013-11-04 14:05:00 +0100295#if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC)
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530296 /* Enable RTC32K clock */
297 rtc32k_enable();
Heiko Schocher2233e462013-11-04 14:05:00 +0100298#endif
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530299}
Tom Rini35c616c2014-03-05 14:57:47 -0500300#endif