Minda Chen | e198b0d | 2025-03-06 14:20:26 +0800 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
| 2 | /* |
| 3 | * StarFive JH7110 USB 2.0 PHY driver |
| 4 | * |
| 5 | * Copyright (C) 2024 StarFive Technology Co., Ltd. |
| 6 | * Author: Minda Chen <minda.chen@starfivetech.com> |
| 7 | */ |
| 8 | |
| 9 | #include <asm/io.h> |
| 10 | #include <clk.h> |
| 11 | #include <dm.h> |
| 12 | #include <dm/device_compat.h> |
| 13 | #include <errno.h> |
| 14 | #include <generic-phy.h> |
| 15 | #include <regmap.h> |
| 16 | #include <soc.h> |
| 17 | #include <syscon.h> |
| 18 | #include <linux/bitops.h> |
| 19 | #include <linux/err.h> |
| 20 | |
| 21 | #include "phy-jh7110-usb-syscon.h" |
| 22 | |
| 23 | #define USB_LS_KEEPALIVE_OFF 0x4 |
| 24 | #define USB_LS_KEEPALIVE_ENABLE BIT(4) |
| 25 | #define USB_PHY_CLK_RATE 125000000 |
| 26 | |
| 27 | struct jh7110_usb2_phy { |
| 28 | struct phy *phy; |
| 29 | struct regmap *sys_syscon; |
| 30 | void __iomem *regs; |
| 31 | struct clk *usb_125m_clk; |
| 32 | struct clk *app_125m; |
| 33 | struct regmap_field *usb_split; |
| 34 | enum phy_mode mode; |
| 35 | }; |
| 36 | |
| 37 | static void usb2_set_ls_keepalive(struct jh7110_usb2_phy *phy, bool set) |
| 38 | { |
| 39 | /* Host mode enable the LS speed keep-alive signal */ |
| 40 | clrsetbits_le32(phy->regs + USB_LS_KEEPALIVE_OFF, |
| 41 | USB_LS_KEEPALIVE_ENABLE, |
| 42 | set ? USB_LS_KEEPALIVE_ENABLE : 0); |
| 43 | } |
| 44 | |
| 45 | static int usb2_phy_set_mode(struct phy *phy, |
| 46 | enum phy_mode mode, int submode) |
| 47 | { |
| 48 | struct udevice *dev = phy->dev; |
| 49 | struct jh7110_usb2_phy *usb2_phy = dev_get_priv(dev); |
| 50 | |
| 51 | if (mode == usb2_phy->mode) |
| 52 | return 0; |
| 53 | |
| 54 | switch (mode) { |
| 55 | case PHY_MODE_USB_HOST: |
| 56 | case PHY_MODE_USB_DEVICE: |
| 57 | case PHY_MODE_USB_OTG: |
| 58 | dev_dbg(dev, "Changing PHY to %d\n", mode); |
| 59 | usb2_phy->mode = mode; |
| 60 | usb2_set_ls_keepalive(usb2_phy, (mode != PHY_MODE_USB_DEVICE)); |
| 61 | break; |
| 62 | default: |
| 63 | return -EINVAL; |
| 64 | } |
| 65 | |
| 66 | /* set default split usb 2.0 only mode */ |
| 67 | regmap_field_write(usb2_phy->usb_split, true); |
| 68 | |
| 69 | return 0; |
| 70 | } |
| 71 | |
| 72 | static int jh7110_usb2_phy_init(struct phy *phy) |
| 73 | { |
| 74 | struct udevice *dev = phy->dev; |
| 75 | struct jh7110_usb2_phy *usb2_phy = dev_get_priv(dev); |
| 76 | int ret; |
| 77 | |
| 78 | ret = clk_set_rate(usb2_phy->usb_125m_clk, USB_PHY_CLK_RATE); |
| 79 | if (ret < 0) { |
| 80 | dev_err(dev, "Failed to set 125m clock\n"); |
| 81 | return ret; |
| 82 | } |
| 83 | |
| 84 | return clk_prepare_enable(usb2_phy->app_125m); |
| 85 | } |
| 86 | |
| 87 | static int jh7110_usb2_phy_exit(struct phy *phy) |
| 88 | { |
| 89 | struct udevice *dev = phy->dev; |
| 90 | struct jh7110_usb2_phy *usb2_phy = dev_get_priv(dev); |
| 91 | |
| 92 | clk_disable_unprepare(usb2_phy->app_125m); |
| 93 | |
| 94 | return 0; |
| 95 | } |
| 96 | |
| 97 | struct phy_ops jh7110_usb2_phy_ops = { |
| 98 | .init = jh7110_usb2_phy_init, |
| 99 | .exit = jh7110_usb2_phy_exit, |
| 100 | .set_mode = usb2_phy_set_mode, |
| 101 | }; |
| 102 | |
| 103 | int jh7110_usb2_phy_probe(struct udevice *dev) |
| 104 | { |
| 105 | struct jh7110_usb2_phy *phy = dev_get_priv(dev); |
| 106 | ofnode node; |
| 107 | struct reg_field usb_split; |
| 108 | int ret; |
| 109 | |
| 110 | phy->regs = dev_read_addr_ptr(dev); |
| 111 | if (!phy->regs) |
| 112 | return -EINVAL; |
| 113 | |
| 114 | node = ofnode_by_compatible(ofnode_null(), "starfive,jh7110-sys-syscon"); |
| 115 | if (!ofnode_valid(node)) { |
| 116 | dev_err(dev, "Can't get syscon dev node\n"); |
| 117 | return -ENODEV; |
| 118 | } |
| 119 | |
| 120 | phy->sys_syscon = syscon_node_to_regmap(node); |
| 121 | if (IS_ERR(phy->sys_syscon)) { |
| 122 | dev_err(dev, "Can't get syscon regmap: %d\n", ret); |
| 123 | return PTR_ERR(phy->sys_syscon); |
| 124 | } |
| 125 | |
| 126 | usb_split.reg = SYSCON_USB_PDRSTN_REG_OFFSET; |
| 127 | usb_split.lsb = USB_PDRSTN_SPLIT_BIT; |
| 128 | usb_split.msb = USB_PDRSTN_SPLIT_BIT; |
| 129 | phy->usb_split = devm_regmap_field_alloc(dev, phy->sys_syscon, usb_split); |
| 130 | if (IS_ERR(phy->usb_split)) { |
| 131 | dev_err(dev, "USB split field init failed\n"); |
| 132 | return PTR_ERR(phy->usb_split); |
| 133 | } |
| 134 | |
| 135 | phy->usb_125m_clk = devm_clk_get(dev, "125m"); |
| 136 | if (IS_ERR(phy->usb_125m_clk)) { |
| 137 | dev_err(dev, "Failed to get 125m clock\n"); |
| 138 | return PTR_ERR(phy->usb_125m_clk); |
| 139 | } |
| 140 | |
| 141 | phy->app_125m = devm_clk_get(dev, "app_125m"); |
| 142 | if (IS_ERR(phy->app_125m)) { |
| 143 | dev_err(dev, "Failed to get app 125m clock\n"); |
| 144 | return PTR_ERR(phy->app_125m); |
| 145 | } |
| 146 | |
| 147 | return 0; |
| 148 | } |
| 149 | |
| 150 | static const struct udevice_id jh7110_usb2_phy[] = { |
| 151 | { .compatible = "starfive,jh7110-usb-phy"}, |
| 152 | {}, |
| 153 | }; |
| 154 | |
| 155 | U_BOOT_DRIVER(jh7110_usb2_phy) = { |
| 156 | .name = "jh7110_usb2_phy", |
| 157 | .id = UCLASS_PHY, |
| 158 | .of_match = jh7110_usb2_phy, |
| 159 | .probe = jh7110_usb2_phy_probe, |
| 160 | .ops = &jh7110_usb2_phy_ops, |
| 161 | .priv_auto = sizeof(struct jh7110_usb2_phy), |
| 162 | }; |