blob: c39bef17b794b163c48027b056033b3b9837d9cf [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marek Vasut17714cb2017-05-13 15:54:28 +02002/*
3 * drivers/net/ravb.c
4 * This file is driver for Renesas Ethernet AVB.
5 *
6 * Copyright (C) 2015-2017 Renesas Electronics Corporation
7 *
8 * Based on the SuperH Ethernet driver.
Marek Vasut17714cb2017-05-13 15:54:28 +02009 */
10
Marek Vasutc9746c62017-07-21 23:20:35 +020011#include <clk.h>
Simon Glass63334482019-11-14 12:57:39 -070012#include <cpu_func.h>
Marek Vasut17714cb2017-05-13 15:54:28 +020013#include <dm.h>
14#include <errno.h>
Simon Glass0f2af882020-05-10 11:40:05 -060015#include <log.h>
Marek Vasut17714cb2017-05-13 15:54:28 +020016#include <miiphy.h>
17#include <malloc.h>
Simon Glass274e0b02020-05-10 11:39:56 -060018#include <asm/cache.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060019#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060020#include <linux/delay.h>
Marek Vasut17714cb2017-05-13 15:54:28 +020021#include <linux/mii.h>
22#include <wait_bit.h>
23#include <asm/io.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060024#include <asm/global_data.h>
Marek Vasut58f49d62017-09-15 21:11:15 +020025#include <asm/gpio.h>
Marek Vasut17714cb2017-05-13 15:54:28 +020026
27/* Registers */
28#define RAVB_REG_CCC 0x000
29#define RAVB_REG_DBAT 0x004
30#define RAVB_REG_CSR 0x00C
31#define RAVB_REG_APSR 0x08C
32#define RAVB_REG_RCR 0x090
33#define RAVB_REG_TGC 0x300
34#define RAVB_REG_TCCR 0x304
35#define RAVB_REG_RIC0 0x360
36#define RAVB_REG_RIC1 0x368
37#define RAVB_REG_RIC2 0x370
38#define RAVB_REG_TIC 0x378
39#define RAVB_REG_ECMR 0x500
40#define RAVB_REG_RFLR 0x508
41#define RAVB_REG_ECSIPR 0x518
42#define RAVB_REG_PIR 0x520
43#define RAVB_REG_GECMR 0x5b0
44#define RAVB_REG_MAHR 0x5c0
45#define RAVB_REG_MALR 0x5c8
46
47#define CCC_OPC_CONFIG BIT(0)
48#define CCC_OPC_OPERATION BIT(1)
49#define CCC_BOC BIT(20)
50
51#define CSR_OPS 0x0000000F
52#define CSR_OPS_CONFIG BIT(1)
53
Adam Ford25418372022-02-25 14:32:52 -060054#define APSR_RDM BIT(13)
Marek Vasut41855122019-04-13 11:42:34 +020055#define APSR_TDM BIT(14)
56
Marek Vasut17714cb2017-05-13 15:54:28 +020057#define TCCR_TSRQ0 BIT(0)
58
59#define RFLR_RFL_MIN 0x05EE
60
61#define PIR_MDI BIT(3)
62#define PIR_MDO BIT(2)
63#define PIR_MMD BIT(1)
64#define PIR_MDC BIT(0)
65
66#define ECMR_TRCCM BIT(26)
67#define ECMR_RZPF BIT(20)
68#define ECMR_PFR BIT(18)
69#define ECMR_RXF BIT(17)
70#define ECMR_RE BIT(6)
71#define ECMR_TE BIT(5)
72#define ECMR_DM BIT(1)
73#define ECMR_CHG_DM (ECMR_TRCCM | ECMR_RZPF | ECMR_PFR | ECMR_RXF)
74
75/* DMA Descriptors */
76#define RAVB_NUM_BASE_DESC 16
77#define RAVB_NUM_TX_DESC 8
78#define RAVB_NUM_RX_DESC 8
79
80#define RAVB_TX_QUEUE_OFFSET 0
81#define RAVB_RX_QUEUE_OFFSET 4
82
83#define RAVB_DESC_DT(n) ((n) << 28)
84#define RAVB_DESC_DT_FSINGLE RAVB_DESC_DT(0x7)
85#define RAVB_DESC_DT_LINKFIX RAVB_DESC_DT(0x9)
86#define RAVB_DESC_DT_EOS RAVB_DESC_DT(0xa)
87#define RAVB_DESC_DT_FEMPTY RAVB_DESC_DT(0xc)
88#define RAVB_DESC_DT_EEMPTY RAVB_DESC_DT(0x3)
89#define RAVB_DESC_DT_MASK RAVB_DESC_DT(0xf)
90
91#define RAVB_DESC_DS(n) (((n) & 0xfff) << 0)
92#define RAVB_DESC_DS_MASK 0xfff
93
94#define RAVB_RX_DESC_MSC_MC BIT(23)
95#define RAVB_RX_DESC_MSC_CEEF BIT(22)
96#define RAVB_RX_DESC_MSC_CRL BIT(21)
97#define RAVB_RX_DESC_MSC_FRE BIT(20)
98#define RAVB_RX_DESC_MSC_RTLF BIT(19)
99#define RAVB_RX_DESC_MSC_RTSF BIT(18)
100#define RAVB_RX_DESC_MSC_RFE BIT(17)
101#define RAVB_RX_DESC_MSC_CRC BIT(16)
102#define RAVB_RX_DESC_MSC_MASK (0xff << 16)
103
104#define RAVB_RX_DESC_MSC_RX_ERR_MASK \
105 (RAVB_RX_DESC_MSC_CRC | RAVB_RX_DESC_MSC_RFE | RAVB_RX_DESC_MSC_RTLF | \
106 RAVB_RX_DESC_MSC_RTSF | RAVB_RX_DESC_MSC_CEEF)
107
108#define RAVB_TX_TIMEOUT_MS 1000
109
110struct ravb_desc {
111 u32 ctrl;
112 u32 dptr;
113};
114
115struct ravb_rxdesc {
116 struct ravb_desc data;
117 struct ravb_desc link;
118 u8 __pad[48];
119 u8 packet[PKTSIZE_ALIGN];
120};
121
122struct ravb_priv {
123 struct ravb_desc base_desc[RAVB_NUM_BASE_DESC];
124 struct ravb_desc tx_desc[RAVB_NUM_TX_DESC];
125 struct ravb_rxdesc rx_desc[RAVB_NUM_RX_DESC];
126 u32 rx_desc_idx;
127 u32 tx_desc_idx;
128
129 struct phy_device *phydev;
130 struct mii_dev *bus;
131 void __iomem *iobase;
Adam Forda4ba7ff2021-12-06 10:29:26 -0600132 struct clk_bulk clks;
Marek Vasut17714cb2017-05-13 15:54:28 +0200133};
134
135static inline void ravb_flush_dcache(u32 addr, u32 len)
136{
137 flush_dcache_range(addr, addr + len);
138}
139
140static inline void ravb_invalidate_dcache(u32 addr, u32 len)
141{
142 u32 start = addr & ~((uintptr_t)ARCH_DMA_MINALIGN - 1);
143 u32 end = roundup(addr + len, ARCH_DMA_MINALIGN);
144 invalidate_dcache_range(start, end);
145}
146
147static int ravb_send(struct udevice *dev, void *packet, int len)
148{
149 struct ravb_priv *eth = dev_get_priv(dev);
150 struct ravb_desc *desc = &eth->tx_desc[eth->tx_desc_idx];
151 unsigned int start;
152
153 /* Update TX descriptor */
154 ravb_flush_dcache((uintptr_t)packet, len);
155 memset(desc, 0x0, sizeof(*desc));
156 desc->ctrl = RAVB_DESC_DT_FSINGLE | RAVB_DESC_DS(len);
157 desc->dptr = (uintptr_t)packet;
158 ravb_flush_dcache((uintptr_t)desc, sizeof(*desc));
159
160 /* Restart the transmitter if disabled */
161 if (!(readl(eth->iobase + RAVB_REG_TCCR) & TCCR_TSRQ0))
162 setbits_le32(eth->iobase + RAVB_REG_TCCR, TCCR_TSRQ0);
163
164 /* Wait until packet is transmitted */
165 start = get_timer(0);
166 while (get_timer(start) < RAVB_TX_TIMEOUT_MS) {
167 ravb_invalidate_dcache((uintptr_t)desc, sizeof(*desc));
168 if ((desc->ctrl & RAVB_DESC_DT_MASK) != RAVB_DESC_DT_FSINGLE)
169 break;
170 udelay(10);
171 };
172
173 if (get_timer(start) >= RAVB_TX_TIMEOUT_MS)
174 return -ETIMEDOUT;
175
176 eth->tx_desc_idx = (eth->tx_desc_idx + 1) % (RAVB_NUM_TX_DESC - 1);
177 return 0;
178}
179
180static int ravb_recv(struct udevice *dev, int flags, uchar **packetp)
181{
182 struct ravb_priv *eth = dev_get_priv(dev);
183 struct ravb_rxdesc *desc = &eth->rx_desc[eth->rx_desc_idx];
184 int len;
185 u8 *packet;
186
187 /* Check if the rx descriptor is ready */
188 ravb_invalidate_dcache((uintptr_t)desc, sizeof(*desc));
189 if ((desc->data.ctrl & RAVB_DESC_DT_MASK) == RAVB_DESC_DT_FEMPTY)
190 return -EAGAIN;
191
192 /* Check for errors */
193 if (desc->data.ctrl & RAVB_RX_DESC_MSC_RX_ERR_MASK) {
194 desc->data.ctrl &= ~RAVB_RX_DESC_MSC_MASK;
195 return -EAGAIN;
196 }
197
198 len = desc->data.ctrl & RAVB_DESC_DS_MASK;
199 packet = (u8 *)(uintptr_t)desc->data.dptr;
200 ravb_invalidate_dcache((uintptr_t)packet, len);
201
202 *packetp = packet;
203 return len;
204}
205
206static int ravb_free_pkt(struct udevice *dev, uchar *packet, int length)
207{
208 struct ravb_priv *eth = dev_get_priv(dev);
209 struct ravb_rxdesc *desc = &eth->rx_desc[eth->rx_desc_idx];
210
211 /* Make current descriptor available again */
212 desc->data.ctrl = RAVB_DESC_DT_FEMPTY | RAVB_DESC_DS(PKTSIZE_ALIGN);
213 ravb_flush_dcache((uintptr_t)desc, sizeof(*desc));
214
215 /* Point to the next descriptor */
216 eth->rx_desc_idx = (eth->rx_desc_idx + 1) % RAVB_NUM_RX_DESC;
217 desc = &eth->rx_desc[eth->rx_desc_idx];
218 ravb_invalidate_dcache((uintptr_t)desc, sizeof(*desc));
219
220 return 0;
221}
222
223static int ravb_reset(struct udevice *dev)
224{
225 struct ravb_priv *eth = dev_get_priv(dev);
226
227 /* Set config mode */
228 writel(CCC_OPC_CONFIG, eth->iobase + RAVB_REG_CCC);
229
230 /* Check the operating mode is changed to the config mode. */
Álvaro Fernández Rojas918de032018-01-23 17:14:55 +0100231 return wait_for_bit_le32(eth->iobase + RAVB_REG_CSR,
232 CSR_OPS_CONFIG, true, 100, true);
Marek Vasut17714cb2017-05-13 15:54:28 +0200233}
234
235static void ravb_base_desc_init(struct ravb_priv *eth)
236{
237 const u32 desc_size = RAVB_NUM_BASE_DESC * sizeof(struct ravb_desc);
238 int i;
239
240 /* Initialize all descriptors */
241 memset(eth->base_desc, 0x0, desc_size);
242
243 for (i = 0; i < RAVB_NUM_BASE_DESC; i++)
244 eth->base_desc[i].ctrl = RAVB_DESC_DT_EOS;
245
246 ravb_flush_dcache((uintptr_t)eth->base_desc, desc_size);
247
248 /* Register the descriptor base address table */
249 writel((uintptr_t)eth->base_desc, eth->iobase + RAVB_REG_DBAT);
250}
251
252static void ravb_tx_desc_init(struct ravb_priv *eth)
253{
254 const u32 desc_size = RAVB_NUM_TX_DESC * sizeof(struct ravb_desc);
255 int i;
256
257 /* Initialize all descriptors */
258 memset(eth->tx_desc, 0x0, desc_size);
259 eth->tx_desc_idx = 0;
260
261 for (i = 0; i < RAVB_NUM_TX_DESC; i++)
262 eth->tx_desc[i].ctrl = RAVB_DESC_DT_EEMPTY;
263
264 /* Mark the end of the descriptors */
265 eth->tx_desc[RAVB_NUM_TX_DESC - 1].ctrl = RAVB_DESC_DT_LINKFIX;
266 eth->tx_desc[RAVB_NUM_TX_DESC - 1].dptr = (uintptr_t)eth->tx_desc;
267 ravb_flush_dcache((uintptr_t)eth->tx_desc, desc_size);
268
269 /* Point the controller to the TX descriptor list. */
270 eth->base_desc[RAVB_TX_QUEUE_OFFSET].ctrl = RAVB_DESC_DT_LINKFIX;
271 eth->base_desc[RAVB_TX_QUEUE_OFFSET].dptr = (uintptr_t)eth->tx_desc;
272 ravb_flush_dcache((uintptr_t)&eth->base_desc[RAVB_TX_QUEUE_OFFSET],
273 sizeof(struct ravb_desc));
274}
275
276static void ravb_rx_desc_init(struct ravb_priv *eth)
277{
278 const u32 desc_size = RAVB_NUM_RX_DESC * sizeof(struct ravb_rxdesc);
279 int i;
280
281 /* Initialize all descriptors */
282 memset(eth->rx_desc, 0x0, desc_size);
283 eth->rx_desc_idx = 0;
284
285 for (i = 0; i < RAVB_NUM_RX_DESC; i++) {
286 eth->rx_desc[i].data.ctrl = RAVB_DESC_DT_EEMPTY |
287 RAVB_DESC_DS(PKTSIZE_ALIGN);
288 eth->rx_desc[i].data.dptr = (uintptr_t)eth->rx_desc[i].packet;
289
290 eth->rx_desc[i].link.ctrl = RAVB_DESC_DT_LINKFIX;
291 eth->rx_desc[i].link.dptr = (uintptr_t)&eth->rx_desc[i + 1];
292 }
293
294 /* Mark the end of the descriptors */
295 eth->rx_desc[RAVB_NUM_RX_DESC - 1].link.ctrl = RAVB_DESC_DT_LINKFIX;
296 eth->rx_desc[RAVB_NUM_RX_DESC - 1].link.dptr = (uintptr_t)eth->rx_desc;
297 ravb_flush_dcache((uintptr_t)eth->rx_desc, desc_size);
298
299 /* Point the controller to the rx descriptor list */
300 eth->base_desc[RAVB_RX_QUEUE_OFFSET].ctrl = RAVB_DESC_DT_LINKFIX;
301 eth->base_desc[RAVB_RX_QUEUE_OFFSET].dptr = (uintptr_t)eth->rx_desc;
302 ravb_flush_dcache((uintptr_t)&eth->base_desc[RAVB_RX_QUEUE_OFFSET],
303 sizeof(struct ravb_desc));
304}
305
306static int ravb_phy_config(struct udevice *dev)
307{
308 struct ravb_priv *eth = dev_get_priv(dev);
Simon Glassfa20e932020-12-03 16:55:20 -0700309 struct eth_pdata *pdata = dev_get_plat(dev);
Marek Vasut17714cb2017-05-13 15:54:28 +0200310 struct phy_device *phydev;
Mikhail Lappo8d819f62023-02-28 00:04:11 +0100311 int reg;
Marek Vasut17714cb2017-05-13 15:54:28 +0200312
Mikhail Lappo8d819f62023-02-28 00:04:11 +0100313 phydev = phy_connect(eth->bus, -1, dev, pdata->phy_interface);
Marek Vasut17714cb2017-05-13 15:54:28 +0200314 if (!phydev)
315 return -ENODEV;
316
317 eth->phydev = phydev;
318
Marek Vasut882294d2018-06-18 05:44:53 +0200319 phydev->supported &= SUPPORTED_100baseT_Full |
320 SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg |
321 SUPPORTED_TP | SUPPORTED_MII | SUPPORTED_Pause |
322 SUPPORTED_Asym_Pause;
323
Marek Vasut17714cb2017-05-13 15:54:28 +0200324 if (pdata->max_speed != 1000) {
Marek Vasut882294d2018-06-18 05:44:53 +0200325 phydev->supported &= ~SUPPORTED_1000baseT_Full;
Marek Vasut17714cb2017-05-13 15:54:28 +0200326 reg = phy_read(phydev, -1, MII_CTRL1000);
327 reg &= ~(BIT(9) | BIT(8));
328 phy_write(phydev, -1, MII_CTRL1000, reg);
329 }
330
331 phy_config(phydev);
332
333 return 0;
334}
335
336/* Set Mac address */
337static int ravb_write_hwaddr(struct udevice *dev)
338{
339 struct ravb_priv *eth = dev_get_priv(dev);
Simon Glassfa20e932020-12-03 16:55:20 -0700340 struct eth_pdata *pdata = dev_get_plat(dev);
Marek Vasut17714cb2017-05-13 15:54:28 +0200341 unsigned char *mac = pdata->enetaddr;
342
343 writel((mac[0] << 24) | (mac[1] << 16) | (mac[2] << 8) | mac[3],
344 eth->iobase + RAVB_REG_MAHR);
345
346 writel((mac[4] << 8) | mac[5], eth->iobase + RAVB_REG_MALR);
347
348 return 0;
349}
350
351/* E-MAC init function */
352static int ravb_mac_init(struct ravb_priv *eth)
353{
354 /* Disable MAC Interrupt */
355 writel(0, eth->iobase + RAVB_REG_ECSIPR);
356
Paul Barkerd8134202025-03-04 20:07:08 +0000357 /*
358 * Set receive frame length
359 *
360 * The length set here describes the frame from the destination address
361 * up to and including the CRC data. However only the frame data,
362 * excluding the CRC, are transferred to memory. To allow for the
363 * largest frames add the CRC length to the maximum Rx descriptor size.
364 */
365 writel(RFLR_RFL_MIN + ETH_FCS_LEN, eth->iobase + RAVB_REG_RFLR);
Marek Vasut17714cb2017-05-13 15:54:28 +0200366
367 return 0;
368}
369
370/* AVB-DMAC init function */
371static int ravb_dmac_init(struct udevice *dev)
372{
373 struct ravb_priv *eth = dev_get_priv(dev);
Simon Glassfa20e932020-12-03 16:55:20 -0700374 struct eth_pdata *pdata = dev_get_plat(dev);
Marek Vasut17714cb2017-05-13 15:54:28 +0200375 int ret = 0;
Adam Ford25418372022-02-25 14:32:52 -0600376 int mode = 0;
377 unsigned int delay;
378 bool explicit_delay = false;
Marek Vasut17714cb2017-05-13 15:54:28 +0200379
380 /* Set CONFIG mode */
381 ret = ravb_reset(dev);
382 if (ret)
383 return ret;
384
385 /* Disable all interrupts */
386 writel(0, eth->iobase + RAVB_REG_RIC0);
387 writel(0, eth->iobase + RAVB_REG_RIC1);
388 writel(0, eth->iobase + RAVB_REG_RIC2);
389 writel(0, eth->iobase + RAVB_REG_TIC);
390
391 /* Set little endian */
392 clrbits_le32(eth->iobase + RAVB_REG_CCC, CCC_BOC);
393
394 /* AVB rx set */
395 writel(0x18000001, eth->iobase + RAVB_REG_RCR);
396
397 /* FIFO size set */
398 writel(0x00222210, eth->iobase + RAVB_REG_TGC);
399
Marek Vasut41855122019-04-13 11:42:34 +0200400 /* Delay CLK: 2ns (not applicable on R-Car E3/D3) */
Marek Vasutf9726612024-02-27 17:05:47 +0100401 if ((renesas_get_cpu_type() == RENESAS_CPU_TYPE_R8A77990) ||
402 (renesas_get_cpu_type() == RENESAS_CPU_TYPE_R8A77995))
Marek Vasut41855122019-04-13 11:42:34 +0200403 return 0;
404
Adam Ford25418372022-02-25 14:32:52 -0600405 if (!dev_read_u32(dev, "rx-internal-delay-ps", &delay)) {
406 /* Valid values are 0 and 1800, according to DT bindings */
407 if (delay) {
408 mode |= APSR_RDM;
409 explicit_delay = true;
410 }
411 }
412
413 if (!dev_read_u32(dev, "tx-internal-delay-ps", &delay)) {
414 /* Valid values are 0 and 2000, according to DT bindings */
415 if (delay) {
416 mode |= APSR_TDM;
417 explicit_delay = true;
418 }
419 }
420
421 if (!explicit_delay) {
422 if (pdata->phy_interface == PHY_INTERFACE_MODE_RGMII_ID ||
423 pdata->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID)
424 mode |= APSR_RDM;
425
426 if (pdata->phy_interface == PHY_INTERFACE_MODE_RGMII_ID ||
427 pdata->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID)
428 mode |= APSR_TDM;
429 }
430
431 writel(mode, eth->iobase + RAVB_REG_APSR);
Marek Vasut17714cb2017-05-13 15:54:28 +0200432
433 return 0;
434}
435
436static int ravb_config(struct udevice *dev)
437{
438 struct ravb_priv *eth = dev_get_priv(dev);
Marek Vasut3364d7a2018-02-13 17:21:15 +0100439 struct phy_device *phy = eth->phydev;
Marek Vasut17714cb2017-05-13 15:54:28 +0200440 u32 mask = ECMR_CHG_DM | ECMR_RE | ECMR_TE;
441 int ret;
442
443 /* Configure AVB-DMAC register */
444 ravb_dmac_init(dev);
445
446 /* Configure E-MAC registers */
447 ravb_mac_init(eth);
448 ravb_write_hwaddr(dev);
449
Marek Vasut17714cb2017-05-13 15:54:28 +0200450 ret = phy_startup(phy);
451 if (ret)
452 return ret;
453
454 /* Set the transfer speed */
455 if (phy->speed == 100)
456 writel(0, eth->iobase + RAVB_REG_GECMR);
457 else if (phy->speed == 1000)
458 writel(1, eth->iobase + RAVB_REG_GECMR);
459
460 /* Check if full duplex mode is supported by the phy */
461 if (phy->duplex)
462 mask |= ECMR_DM;
463
464 writel(mask, eth->iobase + RAVB_REG_ECMR);
465
Marek Vasut17714cb2017-05-13 15:54:28 +0200466 return 0;
467}
468
Marek Vasut7457ce92018-01-19 23:58:32 +0100469static int ravb_start(struct udevice *dev)
Marek Vasut17714cb2017-05-13 15:54:28 +0200470{
471 struct ravb_priv *eth = dev_get_priv(dev);
472 int ret;
473
Marek Vasutc9746c62017-07-21 23:20:35 +0200474 ret = ravb_reset(dev);
475 if (ret)
Marek Vasut597e0072018-06-18 09:35:45 +0200476 return ret;
Marek Vasutc9746c62017-07-21 23:20:35 +0200477
Marek Vasut17714cb2017-05-13 15:54:28 +0200478 ravb_base_desc_init(eth);
479 ravb_tx_desc_init(eth);
480 ravb_rx_desc_init(eth);
481
482 ret = ravb_config(dev);
483 if (ret)
Marek Vasut597e0072018-06-18 09:35:45 +0200484 return ret;
Marek Vasut17714cb2017-05-13 15:54:28 +0200485
486 /* Setting the control will start the AVB-DMAC process. */
487 writel(CCC_OPC_OPERATION, eth->iobase + RAVB_REG_CCC);
488
489 return 0;
490}
491
492static void ravb_stop(struct udevice *dev)
493{
Marek Vasutc9746c62017-07-21 23:20:35 +0200494 struct ravb_priv *eth = dev_get_priv(dev);
495
Marek Vasut3364d7a2018-02-13 17:21:15 +0100496 phy_shutdown(eth->phydev);
Marek Vasut17714cb2017-05-13 15:54:28 +0200497 ravb_reset(dev);
498}
499
Marek Vasut980a3c52025-02-22 21:33:14 +0100500/* Bitbang MDIO access */
Marek Vasut183c10a2025-03-02 02:24:45 +0100501static int ravb_bb_mdio_active(struct mii_dev *miidev)
Marek Vasut980a3c52025-02-22 21:33:14 +0100502{
Marek Vasut183c10a2025-03-02 02:24:45 +0100503 struct ravb_priv *eth = miidev->priv;
Marek Vasut980a3c52025-02-22 21:33:14 +0100504
505 setbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MMD);
506
507 return 0;
508}
509
Marek Vasut183c10a2025-03-02 02:24:45 +0100510static int ravb_bb_mdio_tristate(struct mii_dev *miidev)
Marek Vasut980a3c52025-02-22 21:33:14 +0100511{
Marek Vasut183c10a2025-03-02 02:24:45 +0100512 struct ravb_priv *eth = miidev->priv;
Marek Vasut980a3c52025-02-22 21:33:14 +0100513
514 clrbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MMD);
515
516 return 0;
517}
518
Marek Vasut183c10a2025-03-02 02:24:45 +0100519static int ravb_bb_set_mdio(struct mii_dev *miidev, int v)
Marek Vasut980a3c52025-02-22 21:33:14 +0100520{
Marek Vasut183c10a2025-03-02 02:24:45 +0100521 struct ravb_priv *eth = miidev->priv;
Marek Vasut980a3c52025-02-22 21:33:14 +0100522
523 if (v)
524 setbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MDO);
525 else
526 clrbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MDO);
527
528 return 0;
529}
530
Marek Vasut183c10a2025-03-02 02:24:45 +0100531static int ravb_bb_get_mdio(struct mii_dev *miidev, int *v)
Marek Vasut980a3c52025-02-22 21:33:14 +0100532{
Marek Vasut183c10a2025-03-02 02:24:45 +0100533 struct ravb_priv *eth = miidev->priv;
Marek Vasut980a3c52025-02-22 21:33:14 +0100534
535 *v = (readl(eth->iobase + RAVB_REG_PIR) & PIR_MDI) >> 3;
536
537 return 0;
538}
539
Marek Vasut183c10a2025-03-02 02:24:45 +0100540static int ravb_bb_set_mdc(struct mii_dev *miidev, int v)
Marek Vasut980a3c52025-02-22 21:33:14 +0100541{
Marek Vasut183c10a2025-03-02 02:24:45 +0100542 struct ravb_priv *eth = miidev->priv;
Marek Vasut980a3c52025-02-22 21:33:14 +0100543
544 if (v)
545 setbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MDC);
546 else
547 clrbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MDC);
548
549 return 0;
550}
551
Marek Vasut183c10a2025-03-02 02:24:45 +0100552static int ravb_bb_delay(struct mii_dev *miidev)
Marek Vasut980a3c52025-02-22 21:33:14 +0100553{
554 udelay(10);
555
556 return 0;
557}
558
Marek Vasut3d5149c2025-03-02 02:24:42 +0100559static const struct bb_miiphy_bus_ops ravb_bb_miiphy_bus_ops = {
560 .mdio_active = ravb_bb_mdio_active,
561 .mdio_tristate = ravb_bb_mdio_tristate,
562 .set_mdio = ravb_bb_set_mdio,
563 .get_mdio = ravb_bb_get_mdio,
564 .set_mdc = ravb_bb_set_mdc,
565 .delay = ravb_bb_delay,
566};
567
Marek Vasut5814ed42025-03-02 02:24:43 +0100568static int ravb_bb_miiphy_read(struct mii_dev *miidev, int addr,
569 int devad, int reg)
570{
Marek Vasut65867d32025-03-02 02:24:44 +0100571 return bb_miiphy_read(miidev, &ravb_bb_miiphy_bus_ops,
572 addr, devad, reg);
Marek Vasut5814ed42025-03-02 02:24:43 +0100573}
574
575static int ravb_bb_miiphy_write(struct mii_dev *miidev, int addr,
576 int devad, int reg, u16 value)
577{
Marek Vasut65867d32025-03-02 02:24:44 +0100578 return bb_miiphy_write(miidev, &ravb_bb_miiphy_bus_ops,
579 addr, devad, reg, value);
Marek Vasut5814ed42025-03-02 02:24:43 +0100580}
581
Marek Vasut17714cb2017-05-13 15:54:28 +0200582static int ravb_probe(struct udevice *dev)
583{
Simon Glassfa20e932020-12-03 16:55:20 -0700584 struct eth_pdata *pdata = dev_get_plat(dev);
Marek Vasut17714cb2017-05-13 15:54:28 +0200585 struct ravb_priv *eth = dev_get_priv(dev);
586 struct mii_dev *mdiodev;
587 void __iomem *iobase;
588 int ret;
589
590 iobase = map_physmem(pdata->iobase, 0x1000, MAP_NOCACHE);
591 eth->iobase = iobase;
592
Adam Forda4ba7ff2021-12-06 10:29:26 -0600593 ret = clk_get_bulk(dev, &eth->clks);
Marek Vasutc9746c62017-07-21 23:20:35 +0200594 if (ret < 0)
595 goto err_mdio_alloc;
596
Marek Vasut89b02fd2025-03-02 02:24:48 +0100597 mdiodev = mdio_alloc();
598 if (!mdiodev) {
Marek Vasut17714cb2017-05-13 15:54:28 +0200599 ret = -ENOMEM;
600 goto err_mdio_alloc;
601 }
602
Marek Vasut5814ed42025-03-02 02:24:43 +0100603 mdiodev->read = ravb_bb_miiphy_read;
604 mdiodev->write = ravb_bb_miiphy_write;
Marek Vasut183c10a2025-03-02 02:24:45 +0100605 mdiodev->priv = eth;
Marek Vasut17714cb2017-05-13 15:54:28 +0200606 snprintf(mdiodev->name, sizeof(mdiodev->name), dev->name);
607
608 ret = mdio_register(mdiodev);
609 if (ret < 0)
610 goto err_mdio_register;
611
Marek Vasut89b02fd2025-03-02 02:24:48 +0100612 eth->bus = mdiodev;
Marek Vasut17714cb2017-05-13 15:54:28 +0200613
Marek Vasut3364d7a2018-02-13 17:21:15 +0100614 /* Bring up PHY */
Adam Forda4ba7ff2021-12-06 10:29:26 -0600615 ret = clk_enable_bulk(&eth->clks);
Marek Vasut3364d7a2018-02-13 17:21:15 +0100616 if (ret)
617 goto err_mdio_register;
618
619 ret = ravb_reset(dev);
620 if (ret)
621 goto err_mdio_reset;
622
623 ret = ravb_phy_config(dev);
624 if (ret)
625 goto err_mdio_reset;
626
Marek Vasut17714cb2017-05-13 15:54:28 +0200627 return 0;
628
Marek Vasut3364d7a2018-02-13 17:21:15 +0100629err_mdio_reset:
Adam Forda4ba7ff2021-12-06 10:29:26 -0600630 clk_release_bulk(&eth->clks);
Marek Vasut17714cb2017-05-13 15:54:28 +0200631err_mdio_register:
Marek Vasut89b02fd2025-03-02 02:24:48 +0100632 mdio_free(mdiodev);
Marek Vasut17714cb2017-05-13 15:54:28 +0200633err_mdio_alloc:
634 unmap_physmem(eth->iobase, MAP_NOCACHE);
635 return ret;
636}
637
638static int ravb_remove(struct udevice *dev)
639{
640 struct ravb_priv *eth = dev_get_priv(dev);
641
Adam Forda4ba7ff2021-12-06 10:29:26 -0600642 clk_release_bulk(&eth->clks);
Marek Vasut3364d7a2018-02-13 17:21:15 +0100643
Marek Vasut17714cb2017-05-13 15:54:28 +0200644 free(eth->phydev);
645 mdio_unregister(eth->bus);
646 mdio_free(eth->bus);
647 unmap_physmem(eth->iobase, MAP_NOCACHE);
648
649 return 0;
650}
651
Marek Vasut17714cb2017-05-13 15:54:28 +0200652static const struct eth_ops ravb_ops = {
653 .start = ravb_start,
654 .send = ravb_send,
655 .recv = ravb_recv,
656 .free_pkt = ravb_free_pkt,
657 .stop = ravb_stop,
658 .write_hwaddr = ravb_write_hwaddr,
659};
660
Simon Glassaad29ae2020-12-03 16:55:21 -0700661int ravb_of_to_plat(struct udevice *dev)
Marek Vasut934fd3b2017-07-21 23:20:33 +0200662{
Simon Glassfa20e932020-12-03 16:55:20 -0700663 struct eth_pdata *pdata = dev_get_plat(dev);
Marek Vasut934fd3b2017-07-21 23:20:33 +0200664
Masahiro Yamadaa89b4de2020-07-17 14:36:48 +0900665 pdata->iobase = dev_read_addr(dev);
Marek Behúnbc194772022-04-07 00:33:01 +0200666
667 pdata->phy_interface = dev_read_phy_mode(dev);
Marek Behún48631e42022-04-07 00:33:03 +0200668 if (pdata->phy_interface == PHY_INTERFACE_MODE_NA)
Marek Vasut934fd3b2017-07-21 23:20:33 +0200669 return -EINVAL;
Marek Vasut934fd3b2017-07-21 23:20:33 +0200670
Paul Barker150f4412024-11-20 09:49:39 +0000671 pdata->max_speed = dev_read_u32_default(dev, "max-speed", 1000);
Marek Vasut934fd3b2017-07-21 23:20:33 +0200672
Marek Behúnbc194772022-04-07 00:33:01 +0200673 return 0;
Marek Vasut934fd3b2017-07-21 23:20:33 +0200674}
675
676static const struct udevice_id ravb_ids[] = {
Marek Vasut934fd3b2017-07-21 23:20:33 +0200677 { .compatible = "renesas,etheravb-rcar-gen3" },
Hai Phamaee59c52023-04-07 17:12:17 +0200678 { .compatible = "renesas,etheravb-rcar-gen4" },
Marek Vasut934fd3b2017-07-21 23:20:33 +0200679 { }
680};
681
Marek Vasut17714cb2017-05-13 15:54:28 +0200682U_BOOT_DRIVER(eth_ravb) = {
683 .name = "ravb",
684 .id = UCLASS_ETH,
Marek Vasut934fd3b2017-07-21 23:20:33 +0200685 .of_match = ravb_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -0700686 .of_to_plat = ravb_of_to_plat,
Marek Vasut17714cb2017-05-13 15:54:28 +0200687 .probe = ravb_probe,
688 .remove = ravb_remove,
689 .ops = &ravb_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700690 .priv_auto = sizeof(struct ravb_priv),
Simon Glass71fa5b42020-12-03 16:55:18 -0700691 .plat_auto = sizeof(struct eth_pdata),
Marek Vasut17714cb2017-05-13 15:54:28 +0200692 .flags = DM_FLAG_ALLOC_PRIV_DMA,
693};