blob: 5df4788e0a3927ab3390616373047918172e0a5f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Kumar Galafd83aa82008-07-25 13:31:05 -05002/*
3 * Copyright 2008 Freescale Semiconductor, Inc.
4 *
5 * (C) Copyright 2000
6 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
Kumar Galafd83aa82008-07-25 13:31:05 -05007 */
8
9#include <common.h>
10#include <asm/mmu.h>
11
12struct fsl_e_tlb_entry tlb_table[] = {
13 /* TLB 0 - for temp stack in cache */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020014 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
Kumar Galafd83aa82008-07-25 13:31:05 -050015 MAS3_SX|MAS3_SW|MAS3_SR, 0,
16 0, 0, BOOKE_PAGESZ_4K, 0),
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020017 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
Kumar Galafd83aa82008-07-25 13:31:05 -050018 MAS3_SX|MAS3_SW|MAS3_SR, 0,
19 0, 0, BOOKE_PAGESZ_4K, 0),
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020020 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
Kumar Galafd83aa82008-07-25 13:31:05 -050021 MAS3_SX|MAS3_SW|MAS3_SR, 0,
22 0, 0, BOOKE_PAGESZ_4K, 0),
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020023 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
Kumar Galafd83aa82008-07-25 13:31:05 -050024 MAS3_SX|MAS3_SW|MAS3_SR, 0,
25 0, 0, BOOKE_PAGESZ_4K, 0),
26
Kumar Gala0f492b42008-12-02 14:19:33 -060027 SET_TLB_ENTRY(0, PIXIS_BASE, PIXIS_BASE_PHYS,
Kumar Galafd83aa82008-07-25 13:31:05 -050028 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
29 0, 0, BOOKE_PAGESZ_4K, 0),
30
31 /* TLB 1 */
32 /* *I*G* - CCSRBAR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020033 SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
Kumar Galafd83aa82008-07-25 13:31:05 -050034 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
35 0, 0, BOOKE_PAGESZ_1M, 1),
36
37 /* W**G* - Flash/promjet, localbus */
38 /* This will be changed to *I*G* after relocation to RAM. */
Kumar Gala4be8b572008-12-02 14:19:34 -060039 SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
Kumar Galaf81f89f2008-09-22 14:11:11 -050040 MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
Kumar Galafd83aa82008-07-25 13:31:05 -050041 0, 1, BOOKE_PAGESZ_256M, 1),
42
43 /* *I*G* - PCI */
Kumar Galaef43b6e2008-12-02 16:08:39 -060044 SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_MEM_VIRT, CONFIG_SYS_PCI1_MEM_PHYS,
Kumar Galafd83aa82008-07-25 13:31:05 -050045 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
46 0, 2, BOOKE_PAGESZ_1G, 1),
47
48 /* *I*G* - PCI I/O */
Kumar Gala60ff4642008-12-02 16:08:40 -060049 SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_IO_VIRT, CONFIG_SYS_PCI1_IO_PHYS,
Kumar Galafd83aa82008-07-25 13:31:05 -050050 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
51 0, 3, BOOKE_PAGESZ_256K, 1),
Jason Jin3a1e04f2008-10-31 05:07:04 -050052
53 /* *I*G - NAND */
54 SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS,
55 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
56 0, 4, BOOKE_PAGESZ_1M, 1),
Mingkai Huc2a6dca2009-09-23 15:20:37 +080057
58#if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
59 /* *I*G - L2SRAM */
60 SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L2_ADDR, CONFIG_SYS_INIT_L2_ADDR_PHYS,
61 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
62 0, 5, BOOKE_PAGESZ_256K, 1),
63 SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L2_ADDR + 0x40000,
64 CONFIG_SYS_INIT_L2_ADDR_PHYS + 0x40000,
65 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
66 0, 6, BOOKE_PAGESZ_256K, 1),
67#endif
Kumar Galafd83aa82008-07-25 13:31:05 -050068};
69
70int num_tlb_entries = ARRAY_SIZE(tlb_table);