blob: ca9078680e667520cb7321fedace6235cb8723c2 [file] [log] [blame]
Dirk Behme220faba2009-01-28 21:39:57 +01001/*
2 * Configuration settings for the Gumstix Overo board.
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License as
6 * published by the Free Software Foundation; either version 2 of
7 * the License, or (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
17 * MA 02111-1307 USA
18 */
19
20#ifndef __CONFIG_H
21#define __CONFIG_H
Dirk Behme220faba2009-01-28 21:39:57 +010022
23/*
24 * High Level Configuration Options
25 */
Steve Sakoman6329a8f2010-06-17 21:50:01 -070026#define CONFIG_ARMV7 1 /* This is an ARM V7 CPU core */
Dirk Behme220faba2009-01-28 21:39:57 +010027#define CONFIG_OMAP 1 /* in a TI OMAP core */
28#define CONFIG_OMAP34XX 1 /* which is a 34XX */
29#define CONFIG_OMAP3430 1 /* which is in a 3430 */
Olof Johansson4963f922009-09-29 10:22:45 -040030#define CONFIG_OMAP3_OVERO 1 /* working with overo */
Dirk Behme220faba2009-01-28 21:39:57 +010031
Vaibhav Hiremath558d23d2010-06-07 15:20:34 -040032#define CONFIG_SDRC /* The chip has SDRC controller */
33
Dirk Behme220faba2009-01-28 21:39:57 +010034#include <asm/arch/cpu.h> /* get chip and board defs */
35#include <asm/arch/omap3.h>
36
Sanjeev Premie32ef2e2009-04-27 21:27:27 +053037/*
38 * Display CPU and Board information
39 */
40#define CONFIG_DISPLAY_CPUINFO 1
41#define CONFIG_DISPLAY_BOARDINFO 1
42
Dirk Behme220faba2009-01-28 21:39:57 +010043/* Clock Defines */
44#define V_OSCK 26000000 /* Clock output from T2 */
45#define V_SCLK (V_OSCK >> 1)
46
47#undef CONFIG_USE_IRQ /* no support for IRQs */
48#define CONFIG_MISC_INIT_R
49
50#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
51#define CONFIG_SETUP_MEMORY_TAGS 1
52#define CONFIG_INITRD_TAG 1
53#define CONFIG_REVISION_TAG 1
54
55/*
56 * Size of malloc() pool
57 */
Sandeep Paulraj6a87b3f2009-09-09 11:50:40 -040058#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
Dirk Behme220faba2009-01-28 21:39:57 +010059 /* Sector */
Sandeep Paulraj6a87b3f2009-09-09 11:50:40 -040060#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
Dirk Behme220faba2009-01-28 21:39:57 +010061#define CONFIG_SYS_GBL_DATA_SIZE 128 /* bytes reserved for */
62 /* initial data */
63
64/*
65 * Hardware drivers
66 */
67
68/*
69 * NS16550 Configuration
70 */
71#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
72
73#define CONFIG_SYS_NS16550
74#define CONFIG_SYS_NS16550_SERIAL
75#define CONFIG_SYS_NS16550_REG_SIZE (-4)
76#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
77
78/*
79 * select serial console configuration
80 */
81#define CONFIG_CONS_INDEX 3
82#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
83#define CONFIG_SERIAL3 3
84
85/* allow to overwrite serial and ethaddr */
86#define CONFIG_ENV_OVERWRITE
87#define CONFIG_BAUDRATE 115200
88#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600, \
89 115200}
90#define CONFIG_MMC 1
91#define CONFIG_OMAP3_MMC 1
92#define CONFIG_DOS_PARTITION 1
93
Nishanth Menon076501b2009-11-07 10:51:24 -050094/* DDR - I use Micron DDR */
95#define CONFIG_OMAP3_MICRON_DDR 1
96
Dirk Behme220faba2009-01-28 21:39:57 +010097/* commands to include */
98#include <config_cmd_default.h>
99
100#define CONFIG_CMD_EXT2 /* EXT2 Support */
101#define CONFIG_CMD_FAT /* FAT support */
102#define CONFIG_CMD_JFFS2 /* JFFS2 Support */
103
104#define CONFIG_CMD_I2C /* I2C serial bus support */
105#define CONFIG_CMD_MMC /* MMC support */
106#define CONFIG_CMD_NAND /* NAND support */
107
108#undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
109#undef CONFIG_CMD_FPGA /* FPGA configuration Support */
110#undef CONFIG_CMD_IMI /* iminfo */
111#undef CONFIG_CMD_IMLS /* List all found images */
Dirk Behme220faba2009-01-28 21:39:57 +0100112#undef CONFIG_CMD_NFS /* NFS support */
Olof Johansson4963f922009-09-29 10:22:45 -0400113#define CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */
Dirk Behme220faba2009-01-28 21:39:57 +0100114
115#define CONFIG_SYS_NO_FLASH
Tom Rixd77b6812009-09-29 10:19:49 -0400116#define CONFIG_HARD_I2C 1
Dirk Behme220faba2009-01-28 21:39:57 +0100117#define CONFIG_SYS_I2C_SPEED 100000
118#define CONFIG_SYS_I2C_SLAVE 1
119#define CONFIG_SYS_I2C_BUS 0
120#define CONFIG_SYS_I2C_BUS_SELECT 1
121#define CONFIG_DRIVER_OMAP34XX_I2C 1
122
123/*
Tom Rix0f2a8042009-06-28 12:52:30 -0500124 * TWL4030
125 */
126#define CONFIG_TWL4030_POWER 1
127#define CONFIG_TWL4030_LED 1
128
129/*
Dirk Behme220faba2009-01-28 21:39:57 +0100130 * Board NAND Info.
131 */
132#define CONFIG_NAND_OMAP_GPMC
133#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
134 /* to access nand */
135#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
136 /* to access nand */
137 /* at CS0 */
138#define GPMC_NAND_ECC_LP_x16_LAYOUT 1
139
140#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
141 /* devices */
Dirk Behme220faba2009-01-28 21:39:57 +0100142#define CONFIG_JFFS2_NAND
143/* nand device jffs2 lives on */
144#define CONFIG_JFFS2_DEV "nand0"
145/* start of jffs2 partition */
146#define CONFIG_JFFS2_PART_OFFSET 0x680000
147#define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */
148 /* partition */
149
150/* Environment information */
151#define CONFIG_BOOTDELAY 5
152
153#define CONFIG_EXTRA_ENV_SETTINGS \
154 "loadaddr=0x82000000\0" \
155 "console=ttyS2,115200n8\0" \
Steve Sakoman8c8376d2010-02-03 14:39:14 -0800156 "mpurate=500\0" \
Steve Sakomand4512522009-10-10 14:29:37 -0400157 "vram=12M\0" \
158 "dvimode=1024x768MR-16@60\0" \
159 "defaultdisplay=dvi\0" \
160 "mmcroot=/dev/mmcblk0p2 rw\0" \
161 "mmcrootfstype=ext3 rootwait\0" \
162 "nandroot=/dev/mtdblock4 rw\0" \
163 "nandrootfstype=jffs2\0" \
Dirk Behme220faba2009-01-28 21:39:57 +0100164 "mmcargs=setenv bootargs console=${console} " \
Steve Sakoman8c8376d2010-02-03 14:39:14 -0800165 "mpurate=${mpurate} " \
Steve Sakomand4512522009-10-10 14:29:37 -0400166 "vram=${vram} " \
167 "omapfb.mode=dvi:${dvimode} " \
168 "omapfb.debug=y " \
169 "omapdss.def_disp=${defaultdisplay} " \
170 "root=${mmcroot} " \
171 "rootfstype=${mmcrootfstype}\0" \
Dirk Behme220faba2009-01-28 21:39:57 +0100172 "nandargs=setenv bootargs console=${console} " \
Steve Sakoman8c8376d2010-02-03 14:39:14 -0800173 "mpurate=${mpurate} " \
Steve Sakomand4512522009-10-10 14:29:37 -0400174 "vram=${vram} " \
175 "omapfb.mode=dvi:${dvimode} " \
176 "omapfb.debug=y " \
177 "omapdss.def_disp=${defaultdisplay} " \
178 "root=${nandroot} " \
179 "rootfstype=${nandrootfstype}\0" \
Dirk Behme220faba2009-01-28 21:39:57 +0100180 "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \
181 "bootscript=echo Running bootscript from mmc ...; " \
Wolfgang Denk85c25df2009-04-01 23:34:12 +0200182 "source ${loadaddr}\0" \
Dirk Behme220faba2009-01-28 21:39:57 +0100183 "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \
184 "mmcboot=echo Booting from mmc ...; " \
185 "run mmcargs; " \
186 "bootm ${loadaddr}\0" \
187 "nandboot=echo Booting from nand ...; " \
188 "run nandargs; " \
189 "nand read ${loadaddr} 280000 400000; " \
190 "bootm ${loadaddr}\0" \
191
192#define CONFIG_BOOTCOMMAND \
Dirk Behmed4159f12009-04-21 17:30:51 +0200193 "if mmc init; then " \
Dirk Behme220faba2009-01-28 21:39:57 +0100194 "if run loadbootscript; then " \
195 "run bootscript; " \
196 "else " \
197 "if run loaduimage; then " \
198 "run mmcboot; " \
199 "else run nandboot; " \
200 "fi; " \
201 "fi; " \
202 "else run nandboot; fi"
203
204#define CONFIG_AUTO_COMPLETE 1
205/*
206 * Miscellaneous configurable options
207 */
Dirk Behme220faba2009-01-28 21:39:57 +0100208#define CONFIG_SYS_LONGHELP /* undef to save memory */
209#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
210#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Robert P. J. Day23f5a2d2009-12-12 12:10:33 -0500211#define CONFIG_SYS_PROMPT "Overo # "
Dirk Behme220faba2009-01-28 21:39:57 +0100212#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
213/* Print Buffer Size */
214#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
215 sizeof(CONFIG_SYS_PROMPT) + 16)
216#define CONFIG_SYS_MAXARGS 16 /* max number of command */
217 /* args */
218/* Boot Argument Buffer Size */
219#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
220/* memtest works on */
221#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
222#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
223 0x01F00000) /* 31MB */
224
Dirk Behme220faba2009-01-28 21:39:57 +0100225#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
226 /* address */
Dirk Behme220faba2009-01-28 21:39:57 +0100227/*
Manikandan Pillaie8b16962009-04-21 17:29:05 +0200228 * OMAP3 has 12 GP timers, they can be driven by the system clock
229 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
230 * This rate is divided by a local divisor.
Dirk Behme220faba2009-01-28 21:39:57 +0100231 */
Manikandan Pillaie8b16962009-04-21 17:29:05 +0200232#define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
233#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
234#define CONFIG_SYS_HZ 1000
Dirk Behme220faba2009-01-28 21:39:57 +0100235
236/*-----------------------------------------------------------------------
237 * Stack sizes
238 *
239 * The stack sizes are set up in start.S using the settings below
240 */
Sandeep Paulraj6a87b3f2009-09-09 11:50:40 -0400241#define CONFIG_STACKSIZE (128 << 10) /* regular stack 128 KiB */
Dirk Behme220faba2009-01-28 21:39:57 +0100242#ifdef CONFIG_USE_IRQ
Sandeep Paulraj6a87b3f2009-09-09 11:50:40 -0400243#define CONFIG_STACKSIZE_IRQ (4 << 10) /* IRQ stack 4 KiB */
244#define CONFIG_STACKSIZE_FIQ (4 << 10) /* FIQ stack 4 KiB */
Dirk Behme220faba2009-01-28 21:39:57 +0100245#endif
246
247/*-----------------------------------------------------------------------
248 * Physical Memory Map
249 */
250#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
251#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Sandeep Paulraj6a87b3f2009-09-09 11:50:40 -0400252#define PHYS_SDRAM_1_SIZE (32 << 20) /* at least 32 MiB */
Dirk Behme220faba2009-01-28 21:39:57 +0100253#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
254
255/* SDRAM Bank Allocation method */
256#define SDRC_R_B_C 1
257
258/*-----------------------------------------------------------------------
259 * FLASH and environment organization
260 */
261
262/* **** PISMO SUPPORT *** */
263
264/* Configure the PISMO */
265#define PISMO1_NAND_SIZE GPMC_SIZE_128M
266#define PISMO1_ONEN_SIZE GPMC_SIZE_128M
267
268#define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors on */
269 /* one chip */
270#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
Sandeep Paulraj6a87b3f2009-09-09 11:50:40 -0400271#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
Dirk Behme220faba2009-01-28 21:39:57 +0100272
273#define CONFIG_SYS_FLASH_BASE boot_flash_base
274
275/* Monitor at start of flash */
276#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
277#define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
278
279#define CONFIG_ENV_IS_IN_NAND 1
280#define ONENAND_ENV_OFFSET 0x240000 /* environment starts here */
281#define SMNAND_ENV_OFFSET 0x240000 /* environment starts here */
282
283#define CONFIG_SYS_ENV_SECT_SIZE boot_flash_sec
284#define CONFIG_ENV_OFFSET boot_flash_off
285#define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
286
287/*-----------------------------------------------------------------------
288 * CFI FLASH driver setup
289 */
290/* timeout values are in ticks */
291#define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
292#define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
293
294/* Flash banks JFFS2 should use */
295#define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
296 CONFIG_SYS_MAX_NAND_DEVICE)
297#define CONFIG_SYS_JFFS2_MEM_NAND
298/* use flash_info[2] */
299#define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
300#define CONFIG_SYS_JFFS2_NUM_BANKS 1
301
302#ifndef __ASSEMBLY__
Dirk Behme220faba2009-01-28 21:39:57 +0100303extern unsigned int boot_flash_base;
304extern volatile unsigned int boot_flash_env_addr;
305extern unsigned int boot_flash_off;
306extern unsigned int boot_flash_sec;
307extern unsigned int boot_flash_type;
308#endif
309
Olof Johansson4963f922009-09-29 10:22:45 -0400310#if defined(CONFIG_CMD_NET)
311/*----------------------------------------------------------------------------
312 * SMSC9211 Ethernet from SMSC9118 family
313 *----------------------------------------------------------------------------
314 */
315
316#define CONFIG_NET_MULTI
317#define CONFIG_SMC911X 1
318#define CONFIG_SMC911X_32_BIT
319#define CONFIG_SMC911X_BASE 0x2C000000
320
321#endif /* (CONFIG_CMD_NET) */
322
Dirk Behme220faba2009-01-28 21:39:57 +0100323#endif /* __CONFIG_H */