blob: c8a6e9a61af4cc8d49b26574ced75e76996b7e2b [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Chris Zankel05d0c5d2016-08-10 18:36:48 +03002/*
3 * Copyright (C) 2007-2013 Tensilica, Inc.
4 * Copyright (C) 2014 - 2016 Cadence Design Systems Inc.
Chris Zankel05d0c5d2016-08-10 18:36:48 +03005 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
10#include <asm/arch/core.h>
11#include <asm/addrspace.h>
12#include <asm/config.h>
13
14/*
15 * The 'xtfpga' board describes a set of very similar boards with only minimal
16 * differences.
17 */
18
19/*=====================*/
20/* Board and Processor */
21/*=====================*/
22
23#define CONFIG_XTFPGA
24
Chris Zankel05d0c5d2016-08-10 18:36:48 +030025/*===================*/
26/* RAM Layout */
27/*===================*/
28
29#if XCHAL_HAVE_PTP_MMU
30#define CONFIG_SYS_MEMORY_BASE \
31 (XCHAL_VECBASE_RESET_VADDR - XCHAL_VECBASE_RESET_PADDR)
32#define CONFIG_SYS_IO_BASE 0xf0000000
33#else
34#define CONFIG_SYS_MEMORY_BASE 0x60000000
35#define CONFIG_SYS_IO_BASE 0x90000000
36#define CONFIG_MAX_MEM_MAPPED 0x10000000
37#endif
38
39/* Onboard RAM sizes:
40 *
41 * LX60 0x04000000 64 MB
42 * LX110 0x03000000 48 MB
43 * LX200 0x06000000 96 MB
44 * ML605 0x18000000 384 MB
45 * KC705 0x38000000 896 MB
46 *
47 * noMMU configurations can only see first 256MB of onboard memory.
48 */
49
50#if XCHAL_HAVE_PTP_MMU || CONFIG_BOARD_SDRAM_SIZE < 0x10000000
51#define CONFIG_SYS_SDRAM_SIZE CONFIG_BOARD_SDRAM_SIZE
52#else
53#define CONFIG_SYS_SDRAM_SIZE 0x10000000
54#endif
55
56#define CONFIG_SYS_SDRAM_BASE MEMADDR(0x00000000)
57
58/* Lx60 can only map 128kb memory (instead of 256kb) when running under OCD */
59#ifdef CONFIG_XTFPGA_LX60
60# define CONFIG_SYS_MONITOR_LEN 0x00020000 /* 128KB */
61#else
62# define CONFIG_SYS_MONITOR_LEN 0x00040000 /* 256KB */
63#endif
64
Chris Zankel05d0c5d2016-08-10 18:36:48 +030065/* Linux boot param area in RAM (used only when booting linux) */
66#define CONFIG_SYS_BOOTPARAMS_LEN (64 << 10)
67
68/* Memory test is destructive so default must not overlap vectors or U-Boot*/
Chris Zankel05d0c5d2016-08-10 18:36:48 +030069
70/* Load address for stand-alone applications.
71 * MEMADDR cannot be used here, because the definition needs to be
72 * a plain number as it's used as -Ttext argument for ld in standalone
73 * example makefile.
74 * Handle noMMU vs MMUv2 vs MMUv3 distinction here manually.
75 */
76#if XCHAL_HAVE_PTP_MMU
77#if XCHAL_VECBASE_RESET_VADDR == XCHAL_VECBASE_RESET_PADDR
78#define CONFIG_STANDALONE_LOAD_ADDR 0x00800000
79#else
80#define CONFIG_STANDALONE_LOAD_ADDR 0xd0800000
81#endif
82#else
83#define CONFIG_STANDALONE_LOAD_ADDR 0x60800000
84#endif
85
86#if defined(CONFIG_MAX_MEM_MAPPED) && \
87 CONFIG_MAX_MEM_MAPPED < CONFIG_SYS_SDRAM_SIZE
88#define CONFIG_SYS_MEMORY_SIZE CONFIG_MAX_MEM_MAPPED
89#else
90#define CONFIG_SYS_MEMORY_SIZE CONFIG_SYS_SDRAM_SIZE
91#endif
92
Max Filippove2e0ac52018-02-12 15:39:19 -080093#define XTENSA_SYS_TEXT_ADDR \
94 (MEMADDR(CONFIG_SYS_MEMORY_SIZE) - CONFIG_SYS_MONITOR_LEN)
Chris Zankel05d0c5d2016-08-10 18:36:48 +030095
Chris Zankel05d0c5d2016-08-10 18:36:48 +030096/*==============================*/
97/* U-Boot general configuration */
98/*==============================*/
99
Chris Zankel05d0c5d2016-08-10 18:36:48 +0300100#define CONFIG_BOARD_POSTCLK_INIT
Chris Zankel05d0c5d2016-08-10 18:36:48 +0300101
102#define CONFIG_BOOTFILE "uImage"
103 /* Console I/O Buffer Size */
104#define CONFIG_SYS_CBSIZE 1024
Chris Zankel05d0c5d2016-08-10 18:36:48 +0300105 /* Boot Argument Buffer Size */
106#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
107
Chris Zankel05d0c5d2016-08-10 18:36:48 +0300108/*==============================*/
109/* U-Boot autoboot configuration */
110/*==============================*/
111
Chris Zankel05d0c5d2016-08-10 18:36:48 +0300112
113/*=========================================*/
114/* FPGA Registers (board info and control) */
115/*=========================================*/
116
117/*
118 * These assume FPGA bitstreams from Tensilica release RB and up. Earlier
119 * releases may not provide any/all of these registers or at these offsets.
120 * Some of the FPGA registers are broken down into bitfields described by
121 * SHIFT left amount and field WIDTH (bits), and also by a bitMASK.
122 */
123
124/* Date of FPGA bitstream build in binary coded decimal (BCD) */
125#define CONFIG_SYS_FPGAREG_DATE IOADDR(0x0D020000)
126#define FPGAREG_MTH_SHIFT 24 /* BCD month 1..12 */
127#define FPGAREG_MTH_WIDTH 8
128#define FPGAREG_MTH_MASK 0xFF000000
129#define FPGAREG_DAY_SHIFT 16 /* BCD day 1..31 */
130#define FPGAREG_DAY_WIDTH 8
131#define FPGAREG_DAY_MASK 0x00FF0000
132#define FPGAREG_YEAR_SHIFT 0 /* BCD year 2001..9999*/
133#define FPGAREG_YEAR_WIDTH 16
134#define FPGAREG_YEAR_MASK 0x0000FFFF
135
136/* FPGA core clock frequency in Hz (also input to UART) */
137#define CONFIG_SYS_FPGAREG_FREQ IOADDR(0x0D020004) /* CPU clock frequency*/
138
139/*
140 * DIP switch (left=sw1=lsb=bit0, right=sw8=msb=bit7; off=0, on=1):
141 * Bits 0..5 set the lower 6 bits of the default ethernet MAC.
142 * Bit 6 is reserved for future use by Tensilica.
143 * Bit 7 maps the first 128KB of ROM address space at CONFIG_SYS_ROM_BASE to
144 * the base of flash * (when on/1) or to the base of RAM (when off/0).
145 */
146#define CONFIG_SYS_FPGAREG_DIPSW IOADDR(0x0D02000C)
147#define FPGAREG_MAC_SHIFT 0 /* Ethernet MAC bits 0..5 */
148#define FPGAREG_MAC_WIDTH 6
149#define FPGAREG_MAC_MASK 0x3f
150#define FPGAREG_BOOT_SHIFT 7 /* Boot ROM addr mapping */
151#define FPGAREG_BOOT_WIDTH 1
152#define FPGAREG_BOOT_MASK 0x80
153#define FPGAREG_BOOT_RAM 0
154#define FPGAREG_BOOT_FLASH (1<<FPGAREG_BOOT_SHIFT)
155
156/* Force hard reset of board by writing a code to this register */
157#define CONFIG_SYS_FPGAREG_RESET IOADDR(0x0D020010) /* Reset board .. */
158#define CONFIG_SYS_FPGAREG_RESET_CODE 0x0000DEAD /* by writing this code */
159
160/*====================*/
161/* Serial Driver Info */
162/*====================*/
163
164#define CONFIG_SYS_NS16550_SERIAL
165#define CONFIG_SYS_NS16550_REG_SIZE (-4)
166#define CONFIG_SYS_NS16550_COM1 IOADDR(0x0D050020) /* Base address */
167
168/* Input clk to NS16550 (in Hz; the SYS_CLK_FREQ is in kHz) */
Tom Rini8c70baa2021-12-14 13:36:40 -0500169#define CONFIG_SYS_NS16550_CLK get_board_sys_clk()
Chris Zankel05d0c5d2016-08-10 18:36:48 +0300170
171/*======================*/
172/* Ethernet Driver Info */
173/*======================*/
174
175#define CONFIG_ETHBASE 00:50:C2:13:6f:00
176#define CONFIG_SYS_ETHOC_BASE IOADDR(0x0d030000)
177#define CONFIG_SYS_ETHOC_BUFFER_ADDR IOADDR(0x0D800000)
178
179/*=====================*/
180/* Flash & Environment */
181/*=====================*/
182
Chris Zankel05d0c5d2016-08-10 18:36:48 +0300183#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
184#define CONFIG_SYS_MAX_FLASH_BANKS 1
185#ifdef CONFIG_XTFPGA_LX60
186# define CONFIG_SYS_FLASH_SIZE 0x0040000 /* 4MB */
187# define CONFIG_SYS_FLASH_SECT_SZ 0x10000 /* block size 64KB */
188# define CONFIG_SYS_FLASH_PARMSECT_SZ 0x2000 /* param size 8KB */
189# define CONFIG_SYS_FLASH_BASE IOADDR(0x08000000)
190# define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
191#elif defined(CONFIG_XTFPGA_KC705)
192# define CONFIG_SYS_FLASH_SIZE 0x8000000 /* 128MB */
193# define CONFIG_SYS_FLASH_SECT_SZ 0x20000 /* block size 128KB */
194# define CONFIG_SYS_FLASH_PARMSECT_SZ 0x8000 /* param size 32KB */
195# define CONFIG_SYS_FLASH_BASE IOADDR(0x00000000)
196# define CONFIG_SYS_MONITOR_BASE IOADDR(0x06000000)
197#else
198# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* 16MB */
199# define CONFIG_SYS_FLASH_SECT_SZ 0x20000 /* block size 128KB */
200# define CONFIG_SYS_FLASH_PARMSECT_SZ 0x8000 /* param size 32KB */
201# define CONFIG_SYS_FLASH_BASE IOADDR(0x08000000)
202# define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
203#endif
204#define CONFIG_SYS_MAX_FLASH_SECT \
205 (CONFIG_SYS_FLASH_SECT_SZ/CONFIG_SYS_FLASH_PARMSECT_SZ + \
206 CONFIG_SYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ - 1)
Chris Zankel05d0c5d2016-08-10 18:36:48 +0300207
208/*
209 * Put environment in top block (64kB)
210 * Another option would be to put env. in 2nd param block offs 8KB, size 8KB
211 */
Chris Zankel05d0c5d2016-08-10 18:36:48 +0300212
213/* print 'E' for empty sector on flinfo */
214#define CONFIG_SYS_FLASH_EMPTY_INFO
215
216#endif /* __CONFIG_H */