blob: bbf89d9dd7460cc013d42e3de764eae2a96590c8 [file] [log] [blame]
Michal Simek04b7e622015-01-15 10:01:51 +01001/*
2 * (C) Copyright 2014 - 2015 Xilinx, Inc.
3 * Michal Simek <michal.simek@xilinx.com>
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8#ifndef _ASM_ARCH_HARDWARE_H
9#define _ASM_ARCH_HARDWARE_H
10
Michal Simekc68918e2015-07-23 12:03:55 +020011#define ZYNQ_GEM_BASEADDR0 0xFF0B0000
12#define ZYNQ_GEM_BASEADDR1 0xFF0C0000
13#define ZYNQ_GEM_BASEADDR2 0xFF0D0000
14#define ZYNQ_GEM_BASEADDR3 0xFF0E0000
15
Siva Durga Prasad Paladugu32b7dba2015-04-15 11:48:48 +053016#define ZYNQ_SPI_BASEADDR0 0xFF040000
17#define ZYNQ_SPI_BASEADDR1 0xFF050000
18
Siva Durga Prasad Paladugu055792a2015-03-03 15:01:44 +053019#define ZYNQ_I2C_BASEADDR0 0xFF020000
20#define ZYNQ_I2C_BASEADDR1 0xFF030000
21
Michal Simekb216cc12015-07-23 13:27:40 +020022#define ZYNQMP_SATA_BASEADDR 0xFD0C0000
23
Siva Durga Prasad Paladuguba1f68e2015-08-04 13:03:26 +053024#define ZYNQMP_USB0_XHCI_BASEADDR 0xFE200000
25#define ZYNQMP_USB1_XHCI_BASEADDR 0xFE300000
26
Michal Simek04b7e622015-01-15 10:01:51 +010027#define ZYNQMP_CRL_APB_BASEADDR 0xFF5E0000
28#define ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT 0x1000000
29
30struct crlapb_regs {
Michal Simek58f865f2015-04-15 13:36:40 +020031 u32 reserved0[36];
32 u32 cpu_r5_ctrl; /* 0x90 */
33 u32 reserved1[37];
Michal Simek04b7e622015-01-15 10:01:51 +010034 u32 timestamp_ref_ctrl; /* 0x128 */
Michal Simek58f865f2015-04-15 13:36:40 +020035 u32 reserved2[53];
Michal Simek04b7e622015-01-15 10:01:51 +010036 u32 boot_mode; /* 0x200 */
Michal Simek58f865f2015-04-15 13:36:40 +020037 u32 reserved3[14];
38 u32 rst_lpd_top; /* 0x23C */
39 u32 reserved4[26];
Michal Simek04b7e622015-01-15 10:01:51 +010040};
41
42#define crlapb_base ((struct crlapb_regs *)ZYNQMP_CRL_APB_BASEADDR)
43
Michal Simek3c9d08b2015-07-29 13:10:02 +020044#if defined(CONFIG_SECURE_IOU)
45#define ZYNQMP_IOU_SCNTR 0xFF260000
46#else
Michal Simek04b7e622015-01-15 10:01:51 +010047#define ZYNQMP_IOU_SCNTR 0xFF250000
Michal Simek3c9d08b2015-07-29 13:10:02 +020048#endif
Michal Simek04b7e622015-01-15 10:01:51 +010049#define ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN 0x1
50#define ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_HDBG 0x2
51
52struct iou_scntr {
53 u32 counter_control_register;
54 u32 reserved0[7];
55 u32 base_frequency_id_register;
56};
57
58#define iou_scntr ((struct iou_scntr *)ZYNQMP_IOU_SCNTR)
59
60/* Bootmode setting values */
61#define BOOT_MODES_MASK 0x0000000F
Michal Simek02d66cd2015-04-15 15:02:28 +020062#define SD_MODE 0x00000003
63#define EMMC_MODE 0x00000006
Michal Simek04b7e622015-01-15 10:01:51 +010064#define JTAG_MODE 0x00000000
65
Michal Simekf2e373f2015-07-22 09:27:11 +020066#define ZYNQMP_IOU_SLCR_BASEADDR 0xFF180000
67
68struct iou_slcr_regs {
69 u32 mio_pin[78];
70 u32 reserved[442];
71};
72
73#define slcr_base ((struct iou_slcr_regs *)ZYNQMP_IOU_SLCR_BASEADDR)
74
Michal Simek58f865f2015-04-15 13:36:40 +020075#define ZYNQMP_RPU_BASEADDR 0xFF9A0000
76
77struct rpu_regs {
78 u32 rpu_glbl_ctrl;
79 u32 reserved0[63];
80 u32 rpu0_cfg; /* 0x100 */
81 u32 reserved1[63];
82 u32 rpu1_cfg; /* 0x200 */
83};
84
85#define rpu_base ((struct rpu_regs *)ZYNQMP_RPU_BASEADDR)
86
87#define ZYNQMP_CRF_APB_BASEADDR 0xFD1A0000
88
89struct crfapb_regs {
90 u32 reserved0[65];
91 u32 rst_fpd_apu; /* 0x104 */
92 u32 reserved1;
93};
94
95#define crfapb_base ((struct crfapb_regs *)ZYNQMP_CRF_APB_BASEADDR)
96
97#define ZYNQMP_APU_BASEADDR 0xFD5C0000
98
99struct apu_regs {
100 u32 reserved0[16];
101 u32 rvbar_addr0_l; /* 0x40 */
102 u32 rvbar_addr0_h; /* 0x44 */
103 u32 reserved1[20];
104};
105
106#define apu_base ((struct apu_regs *)ZYNQMP_APU_BASEADDR)
107
Michal Simek04b7e622015-01-15 10:01:51 +0100108/* Board version value */
109#define ZYNQMP_CSU_VERSION_SILICON 0x0
110#define ZYNQMP_CSU_VERSION_EP108 0x1
Michal Simek0ca55572015-04-15 14:59:19 +0200111#define ZYNQMP_CSU_VERSION_VELOCE 0x2
Michal Simek04b7e622015-01-15 10:01:51 +0100112#define ZYNQMP_CSU_VERSION_QEMU 0x3
113
114#endif /* _ASM_ARCH_HARDWARE_H */