blob: 01c9c636e1b4e1c39f36eb1ff51c8e73968c55bc [file] [log] [blame]
Sedji Gaouaou538566d2009-07-09 10:16:29 +02001/*
2 * Matrix-centric header file for the AT91SAM9M1x family
3 *
4 * Copyright (C) 2008 Atmel Corporation.
5 *
6 * Memory Controllers (MATRIX, EBI) - System peripherals registers.
7 * Based on AT91SAM9G45 preliminary datasheet.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 */
14
15#ifndef AT91SAM9G45_MATRIX_H
16#define AT91SAM9G45_MATRIX_H
17
Thomas Petazzonib0263c52011-08-04 08:53:29 +000018#ifndef __ASSEMBLY__
Sedji Gaouaou538566d2009-07-09 10:16:29 +020019
Thomas Petazzonib0263c52011-08-04 08:53:29 +000020struct at91_matrix {
21 u32 mcfg[16];
22 u32 scfg[16];
23 u32 pras[16][2];
24 u32 mrcr; /* 0x100 Master Remap Control */
25 u32 filler[3];
26 u32 tcmr;
27 u32 filler2;
28 u32 ddrmpr;
29 u32 filler3[3];
30 u32 ebicsa;
31 u32 filler4[47];
32 u32 wpmr;
33 u32 wpsr;
34};
Sedji Gaouaou538566d2009-07-09 10:16:29 +020035
Thomas Petazzonib0263c52011-08-04 08:53:29 +000036#endif /* __ASSEMBLY__ */
Sedji Gaouaou538566d2009-07-09 10:16:29 +020037
Thomas Petazzonib0263c52011-08-04 08:53:29 +000038#define AT91_MATRIX_ULBT_INFINITE (0 << 0)
39#define AT91_MATRIX_ULBT_SINGLE (1 << 0)
40#define AT91_MATRIX_ULBT_FOUR (2 << 0)
41#define AT91_MATRIX_ULBT_EIGHT (3 << 0)
42#define AT91_MATRIX_ULBT_SIXTEEN (4 << 0)
43#define AT91_MATRIX_ULBT_THIRTYTWO (5 << 0)
44#define AT91_MATRIX_ULBT_SIXTYFOUR (6 << 0)
45#define AT91_MATRIX_ULBT_128 (7 << 0)
Sedji Gaouaou538566d2009-07-09 10:16:29 +020046
Thomas Petazzonib0263c52011-08-04 08:53:29 +000047#define AT91_MATRIX_DEFMSTR_TYPE_NONE (0 << 16)
48#define AT91_MATRIX_DEFMSTR_TYPE_LAST (1 << 16)
49#define AT91_MATRIX_DEFMSTR_TYPE_FIXED (2 << 16)
50#define AT91_MATRIX_FIXED_DEFMSTR_SHIFT 18
Sedji Gaouaou538566d2009-07-09 10:16:29 +020051
Thomas Petazzonib0263c52011-08-04 08:53:29 +000052#define AT91_MATRIX_M0PR_SHIFT 0
53#define AT91_MATRIX_M1PR_SHIFT 4
54#define AT91_MATRIX_M2PR_SHIFT 8
55#define AT91_MATRIX_M3PR_SHIFT 12
56#define AT91_MATRIX_M4PR_SHIFT 16
57#define AT91_MATRIX_M5PR_SHIFT 20
58#define AT91_MATRIX_M6PR_SHIFT 24
59#define AT91_MATRIX_M7PR_SHIFT 28
Sedji Gaouaou538566d2009-07-09 10:16:29 +020060
Thomas Petazzonib0263c52011-08-04 08:53:29 +000061#define AT91_MATRIX_M8PR_SHIFT 0 /* register B */
62#define AT91_MATRIX_M9PR_SHIFT 4 /* register B */
63#define AT91_MATRIX_M10PR_SHIFT 8 /* register B */
64#define AT91_MATRIX_M11PR_SHIFT 12 /* register B */
Sedji Gaouaou538566d2009-07-09 10:16:29 +020065
Thomas Petazzonib0263c52011-08-04 08:53:29 +000066#define AT91_MATRIX_RCB0 (1 << 0)
67#define AT91_MATRIX_RCB1 (1 << 1)
68#define AT91_MATRIX_RCB2 (1 << 2)
69#define AT91_MATRIX_RCB3 (1 << 3)
70#define AT91_MATRIX_RCB4 (1 << 4)
71#define AT91_MATRIX_RCB5 (1 << 5)
72#define AT91_MATRIX_RCB6 (1 << 6)
73#define AT91_MATRIX_RCB7 (1 << 7)
74#define AT91_MATRIX_RCB8 (1 << 8)
75#define AT91_MATRIX_RCB9 (1 << 9)
76#define AT91_MATRIX_RCB10 (1 << 10)
Sedji Gaouaou538566d2009-07-09 10:16:29 +020077
Thomas Petazzonib0263c52011-08-04 08:53:29 +000078#define AT91_MATRIX_EBI_CS1A_SMC (0 << 1)
79#define AT91_MATRIX_EBI_CS1A_SDRAMC (1 << 1)
80#define AT91_MATRIX_EBI_CS3A_SMC (0 << 3)
81#define AT91_MATRIX_EBI_CS3A_SMC_SMARTMEDIA (1 << 3)
82#define AT91_MATRIX_EBI_CS4A_SMC (0 << 4)
83#define AT91_MATRIX_EBI_CS4A_SMC_CF0 (1 << 4)
84#define AT91_MATRIX_EBI_CS5A_SMC (0 << 5)
85#define AT91_MATRIX_EBI_CS5A_SMC_CF1 (1 << 5)
86#define AT91_MATRIX_EBI_DBPU_ON (0 << 8)
87#define AT91_MATRIX_EBI_DBPU_OFF (1 << 8)
88#define AT91_MATRIX_EBI_VDDIOMSEL_1_8V (0 << 16)
89#define AT91_MATRIX_EBI_VDDIOMSEL_3_3V (1 << 16)
90#define AT91_MATRIX_EBI_EBI_IOSR_REDUCED (0 << 17)
91#define AT91_MATRIX_EBI_EBI_IOSR_NORMAL (1 << 17)
92#define AT91_MATRIX_EBI_DDR_IOSR_REDUCED (0 << 18)
93#define AT91_MATRIX_EBI_DDR_IOSR_NORMAL (1 << 18)
Sedji Gaouaou538566d2009-07-09 10:16:29 +020094
95#endif