blob: 4adf2542219fbaeb7d4284ef41f28a087c74b0a2 [file] [log] [blame]
wdenkda27dcf2002-09-10 19:19:06 +00001/*
2 * (C) Copyright 2002
3 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
4 *
5 * (C) Copyright 2002
6 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
7 * Marius Groeger <mgroeger@sysgo.de>
8 *
9 * Configuation settings for the LUBBOCK board.
10 *
11 * See file CREDITS for list of people who contributed to this
12 * project.
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenk7a428cc2003-06-15 22:40:42 +000021 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenkda27dcf2002-09-10 19:19:06 +000022 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
30#ifndef __CONFIG_H
31#define __CONFIG_H
32
33/*
wdenkda27dcf2002-09-10 19:19:06 +000034 * High Level Configuration Options
35 * (easy to change)
36 */
wdenk7a428cc2003-06-15 22:40:42 +000037#define CONFIG_PXA250 1 /* This is an PXA250 CPU */
38#define CONFIG_LUBBOCK 1 /* on an LUBBOCK Board */
39#define CONFIG_LCD 1
wdenk5fa9b392004-10-09 22:32:26 +000040#ifdef CONFIG_LCD
41#define CONFIG_SHARP_LM8V31
42#endif
wdenk7a428cc2003-06-15 22:40:42 +000043#define CONFIG_MMC 1
wdenkda55c6e2004-01-20 23:12:12 +000044#define BOARD_LATE_INIT 1
wdenkda27dcf2002-09-10 19:19:06 +000045
wdenk7a428cc2003-06-15 22:40:42 +000046#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
wdenkda27dcf2002-09-10 19:19:06 +000047
48/*
49 * Size of malloc() pool
50 */
wdenk7a428cc2003-06-15 22:40:42 +000051#define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
wdenkc0aa5c52003-12-06 19:49:23 +000052#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
wdenkda27dcf2002-09-10 19:19:06 +000053
54/*
55 * Hardware drivers
56 */
wdenkaa603362003-05-12 21:50:16 +000057#define CONFIG_DRIVER_LAN91C96
58#define CONFIG_LAN91C96_BASE 0x0C000000
wdenkda27dcf2002-09-10 19:19:06 +000059
60/*
61 * select serial console configuration
62 */
wdenk7a428cc2003-06-15 22:40:42 +000063#define CONFIG_FFUART 1 /* we use FFUART on LUBBOCK */
wdenkda27dcf2002-09-10 19:19:06 +000064
65/* allow to overwrite serial and ethaddr */
66#define CONFIG_ENV_OVERWRITE
67
wdenk7a428cc2003-06-15 22:40:42 +000068#define CONFIG_BAUDRATE 115200
wdenkda27dcf2002-09-10 19:19:06 +000069
wdenkda27dcf2002-09-10 19:19:06 +000070
Jon Loeligerb0044212007-07-04 22:32:57 -050071/*
Jon Loeliger140b69c2007-07-10 09:38:02 -050072 * BOOTP options
73 */
74#define CONFIG_BOOTP_BOOTFILESIZE
75#define CONFIG_BOOTP_BOOTPATH
76#define CONFIG_BOOTP_GATEWAY
77#define CONFIG_BOOTP_HOSTNAME
78
79
80/*
Jon Loeligerb0044212007-07-04 22:32:57 -050081 * Command line configuration.
82 */
83#include <config_cmd_default.h>
84
85#define CONFIG_CMD_MMC
86#define CONFIG_CMD_FAT
87
wdenkda27dcf2002-09-10 19:19:06 +000088
wdenk7a428cc2003-06-15 22:40:42 +000089#define CONFIG_BOOTDELAY 3
90#define CONFIG_ETHADDR 08:00:3e:26:0a:5b
91#define CONFIG_NETMASK 255.255.0.0
92#define CONFIG_IPADDR 192.168.0.21
93#define CONFIG_SERVERIP 192.168.0.250
Wolfgang Denka03f16f2005-09-26 00:29:53 +020094#define CONFIG_BOOTCOMMAND "bootm 80000"
wdenk7a428cc2003-06-15 22:40:42 +000095#define CONFIG_BOOTARGS "root=/dev/mtdblock2 rootfstype=cramfs console=ttyS0,115200"
96#define CONFIG_CMDLINE_TAG
Wolfgang Denka03f16f2005-09-26 00:29:53 +020097#define CONFIG_TIMESTAMP
wdenkda27dcf2002-09-10 19:19:06 +000098
Jon Loeligerb0044212007-07-04 22:32:57 -050099#if defined(CONFIG_CMD_KGDB)
wdenk7a428cc2003-06-15 22:40:42 +0000100#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
101#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
wdenkda27dcf2002-09-10 19:19:06 +0000102#endif
103
104/*
105 * Miscellaneous configurable options
106 */
wdenk7a428cc2003-06-15 22:40:42 +0000107#define CFG_HUSH_PARSER 1
108#define CFG_PROMPT_HUSH_PS2 "> "
109
110#define CFG_LONGHELP /* undef to save memory */
111#ifdef CFG_HUSH_PARSER
112#define CFG_PROMPT "$ " /* Monitor Command Prompt */
113#else
114#define CFG_PROMPT "=> " /* Monitor Command Prompt */
115#endif
116#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
wdenkda27dcf2002-09-10 19:19:06 +0000117#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
wdenk7a428cc2003-06-15 22:40:42 +0000118#define CFG_MAXARGS 16 /* max number of command args */
119#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
120#define CFG_DEVICE_NULLDEV 1
wdenkda27dcf2002-09-10 19:19:06 +0000121
wdenk7a428cc2003-06-15 22:40:42 +0000122#define CFG_MEMTEST_START 0xa0400000 /* memtest works on */
123#define CFG_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
wdenkda27dcf2002-09-10 19:19:06 +0000124
wdenk7a428cc2003-06-15 22:40:42 +0000125#undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
wdenkda27dcf2002-09-10 19:19:06 +0000126
Wolfgang Denka03f16f2005-09-26 00:29:53 +0200127#define CFG_LOAD_ADDR (CFG_DRAM_BASE + 0x8000) /* default load address */
wdenkda27dcf2002-09-10 19:19:06 +0000128
wdenk7a428cc2003-06-15 22:40:42 +0000129#define CFG_HZ 3686400 /* incrementer freq: 3.6864 MHz */
130#define CFG_CPUSPEED 0x161 /* set core clock to 400/200/100 MHz */
wdenkda27dcf2002-09-10 19:19:06 +0000131
wdenk7a428cc2003-06-15 22:40:42 +0000132 /* valid baudrates */
133#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
134
135#define CFG_MMC_BASE 0xF0000000
wdenkda27dcf2002-09-10 19:19:06 +0000136
137/*
138 * Stack sizes
139 *
140 * The stack sizes are set up in start.S using the settings below
141 */
wdenk7a428cc2003-06-15 22:40:42 +0000142#define CONFIG_STACKSIZE (128*1024) /* regular stack */
wdenkda27dcf2002-09-10 19:19:06 +0000143#ifdef CONFIG_USE_IRQ
wdenk7a428cc2003-06-15 22:40:42 +0000144#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
145#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
wdenkda27dcf2002-09-10 19:19:06 +0000146#endif
147
148/*
149 * Physical Memory Map
150 */
wdenk7a428cc2003-06-15 22:40:42 +0000151#define CONFIG_NR_DRAM_BANKS 4 /* we have 2 banks of DRAM */
152#define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
153#define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
154#define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */
155#define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */
156#define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */
157#define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */
158#define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */
159#define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */
wdenkda27dcf2002-09-10 19:19:06 +0000160
wdenk7a428cc2003-06-15 22:40:42 +0000161#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
162#define PHYS_FLASH_2 0x04000000 /* Flash Bank #2 */
163#define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
164#define PHYS_FLASH_BANK_SIZE 0x02000000 /* 32 MB Banks */
165#define PHYS_FLASH_SECT_SIZE 0x00040000 /* 256 KB sectors (x2) */
wdenkda27dcf2002-09-10 19:19:06 +0000166
wdenk7a428cc2003-06-15 22:40:42 +0000167#define CFG_DRAM_BASE 0xa0000000
168#define CFG_DRAM_SIZE 0x04000000
wdenkda27dcf2002-09-10 19:19:06 +0000169
wdenk7a428cc2003-06-15 22:40:42 +0000170#define CFG_FLASH_BASE PHYS_FLASH_1
wdenkda27dcf2002-09-10 19:19:06 +0000171
172#define FPGA_REGS_BASE_PHYSICAL 0x08000000
173
174/*
175 * GPIO settings
176 */
wdenk7a428cc2003-06-15 22:40:42 +0000177#define CFG_GPSR0_VAL 0x00008000
178#define CFG_GPSR1_VAL 0x00FC0382
179#define CFG_GPSR2_VAL 0x0001FFFF
180#define CFG_GPCR0_VAL 0x00000000
181#define CFG_GPCR1_VAL 0x00000000
182#define CFG_GPCR2_VAL 0x00000000
183#define CFG_GPDR0_VAL 0x0060A800
184#define CFG_GPDR1_VAL 0x00FF0382
185#define CFG_GPDR2_VAL 0x0001C000
186#define CFG_GAFR0_L_VAL 0x98400000
187#define CFG_GAFR0_U_VAL 0x00002950
188#define CFG_GAFR1_L_VAL 0x000A9558
189#define CFG_GAFR1_U_VAL 0x0005AAAA
190#define CFG_GAFR2_L_VAL 0xA0000000
191#define CFG_GAFR2_U_VAL 0x00000002
wdenkda27dcf2002-09-10 19:19:06 +0000192
wdenk7a428cc2003-06-15 22:40:42 +0000193#define CFG_PSSR_VAL 0x20
wdenkda27dcf2002-09-10 19:19:06 +0000194
195/*
196 * Memory settings
197 */
wdenk7a428cc2003-06-15 22:40:42 +0000198#define CFG_MSC0_VAL 0x23F223F2
199#define CFG_MSC1_VAL 0x3FF1A441
200#define CFG_MSC2_VAL 0x7FF97FF1
201#define CFG_MDCNFG_VAL 0x00001AC9
202#define CFG_MDREFR_VAL 0x00018018
203#define CFG_MDMRS_VAL 0x00000000
wdenkda27dcf2002-09-10 19:19:06 +0000204
205/*
206 * PCMCIA and CF Interfaces
207 */
wdenk7a428cc2003-06-15 22:40:42 +0000208#define CFG_MECR_VAL 0x00000000
209#define CFG_MCMEM0_VAL 0x00010504
210#define CFG_MCMEM1_VAL 0x00010504
211#define CFG_MCATT0_VAL 0x00010504
212#define CFG_MCATT1_VAL 0x00010504
213#define CFG_MCIO0_VAL 0x00004715
214#define CFG_MCIO1_VAL 0x00004715
wdenkda27dcf2002-09-10 19:19:06 +0000215
wdenk7a428cc2003-06-15 22:40:42 +0000216#define _LED 0x08000010
217#define LED_BLANK 0x08000040
wdenkda27dcf2002-09-10 19:19:06 +0000218
219/*
220 * FLASH and environment organization
221 */
wdenk7a428cc2003-06-15 22:40:42 +0000222#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
223#define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
wdenkda27dcf2002-09-10 19:19:06 +0000224
225/* timeout values are in ticks */
wdenk7a428cc2003-06-15 22:40:42 +0000226#define CFG_FLASH_ERASE_TOUT (25*CFG_HZ) /* Timeout for Flash Erase */
227#define CFG_FLASH_WRITE_TOUT (25*CFG_HZ) /* Timeout for Flash Write */
wdenkda27dcf2002-09-10 19:19:06 +0000228
Wolfgang Denka03f16f2005-09-26 00:29:53 +0200229/* NOTE: many default partitioning schemes assume the kernel starts at the
230 * second sector, not an environment. You have been warned!
231 */
232#define CFG_MONITOR_LEN PHYS_FLASH_SECT_SIZE
wdenk7a428cc2003-06-15 22:40:42 +0000233#define CFG_ENV_IS_IN_FLASH 1
Wolfgang Denka03f16f2005-09-26 00:29:53 +0200234#define CFG_ENV_ADDR (PHYS_FLASH_1 + PHYS_FLASH_SECT_SIZE)
235#define CFG_ENV_SECT_SIZE PHYS_FLASH_SECT_SIZE
236#define CFG_ENV_SIZE (PHYS_FLASH_SECT_SIZE / 16)
wdenkda27dcf2002-09-10 19:19:06 +0000237
238
239/*
240 * FPGA Offsets
241 */
wdenk7a428cc2003-06-15 22:40:42 +0000242#define WHOAMI_OFFSET 0x00
243#define HEXLED_OFFSET 0x10
244#define BLANKLED_OFFSET 0x40
245#define DISCRETELED_OFFSET 0x40
246#define CNFG_SWITCHES_OFFSET 0x50
247#define USER_SWITCHES_OFFSET 0x60
248#define MISC_WR_OFFSET 0x80
249#define MISC_RD_OFFSET 0x90
250#define INT_MASK_OFFSET 0xC0
251#define INT_CLEAR_OFFSET 0xD0
252#define GP_OFFSET 0x100
wdenkda27dcf2002-09-10 19:19:06 +0000253
wdenk7a428cc2003-06-15 22:40:42 +0000254#endif /* __CONFIG_H */