blob: 521e3cf335c43058f1ffb86482563b2c552def71 [file] [log] [blame]
Heiko Schocherac1956e2006-04-20 08:42:42 +02001/*
Jens Scharsig2686eff2012-05-02 00:57:08 +00002 * Configuation settings for the BuS EB+CPU5283 boards (aka EB+MCF-EV123)
Heiko Schocherac1956e2006-04-20 08:42:42 +02003 *
Jens Scharsig772d9b02009-07-24 10:31:48 +02004 * (C) Copyright 2005-2009 BuS Elektronik GmbH & Co.KG <esw@bus-elektonik.de>
Heiko Schocherac1956e2006-04-20 08:42:42 +02005 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Heiko Schocherac1956e2006-04-20 08:42:42 +02007 */
8
Jens Scharsig2686eff2012-05-02 00:57:08 +00009#ifndef _CONFIG_EB_CPU5282_H_
10#define _CONFIG_EB_CPU5282_H_
Heiko Schocherac1956e2006-04-20 08:42:42 +020011
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020012#undef CONFIG_SYS_HALT_BEFOR_RAM_JUMP
Wolfgang Denkf7290752006-06-10 22:00:40 +020013
Jens Scharsig772d9b02009-07-24 10:31:48 +020014/*----------------------------------------------------------------------*
15 * High Level Configuration Options (easy to change) *
16 *----------------------------------------------------------------------*/
Heiko Schocherac1956e2006-04-20 08:42:42 +020017
Heiko Schocherac1956e2006-04-20 08:42:42 +020018#define CONFIG_MISC_INIT_R
19
TsiChungLiewceaf3332007-08-15 19:55:10 -050020#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020021#define CONFIG_SYS_UART_PORT (0)
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000022#define CONFIG_BAUDRATE 115200
Heiko Schocherac1956e2006-04-20 08:42:42 +020023
Jens Scharsig772d9b02009-07-24 10:31:48 +020024#undef CONFIG_MONITOR_IS_IN_RAM /* starts uboot direct */
Heiko Schocherac1956e2006-04-20 08:42:42 +020025
26#define CONFIG_BOOTCOMMAND "printenv"
27
Jens Scharsig772d9b02009-07-24 10:31:48 +020028/*----------------------------------------------------------------------*
29 * Options *
30 *----------------------------------------------------------------------*/
31
32#define CONFIG_BOOT_RETRY_TIME -1
33#define CONFIG_RESET_TO_RETRY
34#define CONFIG_SPLASH_SCREEN
35
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000036#define CONFIG_HW_WATCHDOG
37
38#define CONFIG_STATUS_LED
39#define CONFIG_BOARD_SPECIFIC_LED
40#define STATUS_LED_ACTIVE 0
41#define STATUS_LED_BIT 0x0008 /* Timer7 GPIO */
42#define STATUS_LED_BOOT 0
43#define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2)
44#define STATUS_LED_STATE STATUS_LED_OFF
45
Jens Scharsig772d9b02009-07-24 10:31:48 +020046/*----------------------------------------------------------------------*
47 * Configuration for environment *
48 * Environment is in the second sector of the first 256k of flash *
49 *----------------------------------------------------------------------*/
50
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000051#define CONFIG_ENV_ADDR 0xFF040000
52#define CONFIG_ENV_SECT_SIZE 0x00020000
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +020053#define CONFIG_ENV_IS_IN_FLASH 1
Heiko Schocherac1956e2006-04-20 08:42:42 +020054
Jon Loeligerdbb2b542007-07-07 20:56:05 -050055/*
Jon Loeligerf5709d12007-07-10 09:02:57 -050056 * BOOTP options
57 */
58#define CONFIG_BOOTP_BOOTFILESIZE
59#define CONFIG_BOOTP_BOOTPATH
60#define CONFIG_BOOTP_GATEWAY
61#define CONFIG_BOOTP_HOSTNAME
62
Jon Loeligerf5709d12007-07-10 09:02:57 -050063/*
Jon Loeligerdbb2b542007-07-07 20:56:05 -050064 * Command line configuration.
65 */
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000066#define CONFIG_CMDLINE_EDITING
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000067#define CONFIG_CMD_DATE
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000068#define CONFIG_CMD_LED
Jon Loeligerdbb2b542007-07-07 20:56:05 -050069
TsiChung Liew26c9f3c2008-07-09 15:21:44 -050070#define CONFIG_MCFTMR
71
Heiko Schocherac1956e2006-04-20 08:42:42 +020072#define CONFIG_BOOTDELAY 5
Jens Scharsig772d9b02009-07-24 10:31:48 +020073#define CONFIG_SYS_LONGHELP 1
Heiko Schocherac1956e2006-04-20 08:42:42 +020074
Jens Scharsig772d9b02009-07-24 10:31:48 +020075#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jens Scharsig772d9b02009-07-24 10:31:48 +020076#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
77#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
78#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Heiko Schocherac1956e2006-04-20 08:42:42 +020079
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020080#define CONFIG_SYS_LOAD_ADDR 0x20000
Heiko Schocherac1956e2006-04-20 08:42:42 +020081
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082#define CONFIG_SYS_MEMTEST_START 0x100000
83#define CONFIG_SYS_MEMTEST_END 0x400000
84/*#define CONFIG_SYS_DRAM_TEST 1 */
85#undef CONFIG_SYS_DRAM_TEST
Heiko Schocherac1956e2006-04-20 08:42:42 +020086
Jens Scharsig772d9b02009-07-24 10:31:48 +020087/*----------------------------------------------------------------------*
88 * Clock and PLL Configuration *
89 *----------------------------------------------------------------------*/
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000090#define CONFIG_SYS_CLK 80000000 /* 8MHz * 8 */
Heiko Schocherac1956e2006-04-20 08:42:42 +020091
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000092/* PLL Configuration: Ext Clock * 8 (see table 9-4 of MCF user manual) */
Heiko Schocherac1956e2006-04-20 08:42:42 +020093
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000094#define CONFIG_SYS_MFD 0x02 /* PLL Multiplication Factor Devider */
Jens Scharsig772d9b02009-07-24 10:31:48 +020095#define CONFIG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */
Heiko Schocherac1956e2006-04-20 08:42:42 +020096
Jens Scharsig772d9b02009-07-24 10:31:48 +020097/*----------------------------------------------------------------------*
98 * Network *
99 *----------------------------------------------------------------------*/
100
101#define CONFIG_MCFFEC
Jens Scharsig772d9b02009-07-24 10:31:48 +0200102#define CONFIG_MII 1
103#define CONFIG_MII_INIT 1
104#define CONFIG_SYS_DISCOVER_PHY
105#define CONFIG_SYS_RX_ETH_BUFFER 8
106#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
107
108#define CONFIG_SYS_FEC0_PINMUX 0
109#define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
110#define MCFFEC_TOUT_LOOP 50000
111
Jens Scharsig772d9b02009-07-24 10:31:48 +0200112#define CONFIG_OVERWRITE_ETHADDR_ONCE
113
114/*-------------------------------------------------------------------------
Heiko Schocherac1956e2006-04-20 08:42:42 +0200115 * Low Level Configuration Settings
116 * (address mappings, register initial values, etc.)
117 * You should know what you are doing if you make changes here.
Jens Scharsig772d9b02009-07-24 10:31:48 +0200118 *-----------------------------------------------------------------------*/
119
120#define CONFIG_SYS_MBAR 0x40000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200121
Heiko Schocherac1956e2006-04-20 08:42:42 +0200122/*-----------------------------------------------------------------------
123 * Definitions for initial stack pointer and data area (in DPRAM)
Jens Scharsig772d9b02009-07-24 10:31:48 +0200124 *-----------------------------------------------------------------------*/
125
126#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000127#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Jens Scharsig772d9b02009-07-24 10:31:48 +0200128#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200129 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Heiko Schocherac1956e2006-04-20 08:42:42 +0200131
132/*-----------------------------------------------------------------------
133 * Start addresses for the final memory configuration
134 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Heiko Schocherac1956e2006-04-20 08:42:42 +0200136 */
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000137#define CONFIG_SYS_SDRAM_BASE0 0x00000000
138#define CONFIG_SYS_SDRAM_SIZE0 16 /* SDRAM size in MB */
Heiko Schocherac1956e2006-04-20 08:42:42 +0200139
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000140#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_SDRAM_BASE0
141#define CONFIG_SYS_SDRAM_SIZE CONFIG_SYS_SDRAM_SIZE0
Heiko Schocherac1956e2006-04-20 08:42:42 +0200142
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_MONITOR_LEN 0x20000
Jens Scharsig (BuS Elektronik)ef1030c2013-09-23 08:26:41 +0200144#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
Heiko Schocherac1956e2006-04-20 08:42:42 +0200146
147/*
148 * For booting Linux, the board info and command line data
149 * have to be in the first 8 MB of memory, since this is
150 * the maximum mapped by the Linux kernel during initialization ??
151 */
Jens Scharsig772d9b02009-07-24 10:31:48 +0200152#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Heiko Schocherac1956e2006-04-20 08:42:42 +0200153
154/*-----------------------------------------------------------------------
155 * FLASH organization
156 */
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000157#define CONFIG_FLASH_SHOW_PROGRESS 45
Jens Scharsig772d9b02009-07-24 10:31:48 +0200158
159#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
160#define CONFIG_SYS_INT_FLASH_BASE 0xF0000000
161#define CONFIG_SYS_INT_FLASH_ENABLE 0x21
162
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000163#define CONFIG_SYS_MAX_FLASH_SECT 128
164#define CONFIG_SYS_MAX_FLASH_BANKS 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#define CONFIG_SYS_FLASH_ERASE_TOUT 10000000
166#define CONFIG_SYS_FLASH_PROTECTION
Heiko Schocherac1956e2006-04-20 08:42:42 +0200167
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000168#define CONFIG_SYS_FLASH_CFI
169#define CONFIG_FLASH_CFI_DRIVER
170#define CONFIG_SYS_FLASH_SIZE 16*1024*1024
171#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
172
173#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
174
Heiko Schocherac1956e2006-04-20 08:42:42 +0200175/*-----------------------------------------------------------------------
176 * Cache Configuration
177 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_CACHELINE_SIZE 16
Heiko Schocherac1956e2006-04-20 08:42:42 +0200179
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600180#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200181 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600182#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200183 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600184#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM)
185#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
186 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
187 CF_ACR_EN | CF_ACR_SM_ALL)
188#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
189 CF_CACR_CEIB | CF_CACR_DBWE | \
190 CF_CACR_EUSP)
191
Heiko Schocherac1956e2006-04-20 08:42:42 +0200192/*-----------------------------------------------------------------------
193 * Memory bank definitions
194 */
195
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000196#define CONFIG_SYS_CS0_BASE 0xFF000000
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000197#define CONFIG_SYS_CS0_CTRL 0x00001980
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000198#define CONFIG_SYS_CS0_MASK 0x00FF0001
Heiko Schocherac1956e2006-04-20 08:42:42 +0200199
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000200#define CONFIG_SYS_CS2_BASE 0xE0000000
201#define CONFIG_SYS_CS2_CTRL 0x00001980
202#define CONFIG_SYS_CS2_MASK 0x000F0001
203
204#define CONFIG_SYS_CS3_BASE 0xE0100000
205#define CONFIG_SYS_CS3_CTRL 0x00001980
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000206#define CONFIG_SYS_CS3_MASK 0x000F0001
Heiko Schocherac1956e2006-04-20 08:42:42 +0200207
208/*-----------------------------------------------------------------------
209 * Port configuration
210 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#define CONFIG_SYS_PACNT 0x0000000 /* Port A D[31:24] */
212#define CONFIG_SYS_PADDR 0x0000000
213#define CONFIG_SYS_PADAT 0x0000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200214
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */
216#define CONFIG_SYS_PBDDR 0x0000000
217#define CONFIG_SYS_PBDAT 0x0000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200218
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219#define CONFIG_SYS_PCCNT 0x0000000 /* Port C D[15:08] */
220#define CONFIG_SYS_PCDDR 0x0000000
221#define CONFIG_SYS_PCDAT 0x0000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200222
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */
224#define CONFIG_SYS_PCDDR 0x0000000
225#define CONFIG_SYS_PCDAT 0x0000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200226
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000227#define CONFIG_SYS_PASPAR 0x0F0F
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_PEHLPAR 0xC0
Jens Scharsig772d9b02009-07-24 10:31:48 +0200229#define CONFIG_SYS_PUAPAR 0x0F
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200230#define CONFIG_SYS_DDRUA 0x05
231#define CONFIG_SYS_PJPAR 0xFF
Heiko Schocherac1956e2006-04-20 08:42:42 +0200232
233/*-----------------------------------------------------------------------
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000234 * I2C
235 */
236
Heiko Schocherf2850742012-10-24 13:48:22 +0200237#define CONFIG_SYS_I2C
238#define CONFIG_SYS_I2C_FSL
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000239
Heiko Schocherf2850742012-10-24 13:48:22 +0200240#define CONFIG_SYS_FSL_I2C_OFFSET 0x00000300
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000241#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
242
Heiko Schocherf2850742012-10-24 13:48:22 +0200243#define CONFIG_SYS_FSL_I2C_SPEED 100000
244#define CONFIG_SYS_FSL_I2C_SLAVE 0
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000245
246#ifdef CONFIG_CMD_DATE
247#define CONFIG_RTC_DS1338
248#define CONFIG_I2C_RTC_ADDR 0x68
249#endif
250
251/*-----------------------------------------------------------------------
Jens Scharsig772d9b02009-07-24 10:31:48 +0200252 * VIDEO configuration
Heiko Schocherac1956e2006-04-20 08:42:42 +0200253 */
254
Jens Scharsig772d9b02009-07-24 10:31:48 +0200255#define CONFIG_VIDEO
256
257#ifdef CONFIG_VIDEO
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000258#define CONFIG_VIDEO_VCXK 1
Jens Scharsig772d9b02009-07-24 10:31:48 +0200259
260#define CONFIG_SYS_VCXK_DEFAULT_LINEALIGN 2
261#define CONFIG_SYS_VCXK_DOUBLEBUFFERED 1
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000262#define CONFIG_SYS_VCXK_BASE CONFIG_SYS_CS2_BASE
Jens Scharsig772d9b02009-07-24 10:31:48 +0200263
264#define CONFIG_SYS_VCXK_ACKNOWLEDGE_PORT MCFGPTB_GPTPORT
265#define CONFIG_SYS_VCXK_ACKNOWLEDGE_DDR MCFGPTB_GPTDDR
266#define CONFIG_SYS_VCXK_ACKNOWLEDGE_PIN 0x0001
267
268#define CONFIG_SYS_VCXK_ENABLE_PORT MCFGPTB_GPTPORT
269#define CONFIG_SYS_VCXK_ENABLE_DDR MCFGPTB_GPTDDR
270#define CONFIG_SYS_VCXK_ENABLE_PIN 0x0002
271
272#define CONFIG_SYS_VCXK_REQUEST_PORT MCFGPTB_GPTPORT
273#define CONFIG_SYS_VCXK_REQUEST_DDR MCFGPTB_GPTDDR
274#define CONFIG_SYS_VCXK_REQUEST_PIN 0x0004
275
276#define CONFIG_SYS_VCXK_INVERT_PORT MCFGPIO_PORTE
277#define CONFIG_SYS_VCXK_INVERT_DDR MCFGPIO_DDRE
278#define CONFIG_SYS_VCXK_INVERT_PIN MCFGPIO_PORT2
Heiko Schocherac1956e2006-04-20 08:42:42 +0200279
Jens Scharsig772d9b02009-07-24 10:31:48 +0200280#endif /* CONFIG_VIDEO */
Heiko Schocherac1956e2006-04-20 08:42:42 +0200281#endif /* _CONFIG_M5282EVB_H */
282/*---------------------------------------------------------------------*/