blob: e8ea0ba66aff956020433b0f77e1e3b04a2e3c92 [file] [log] [blame]
Mike Frysinger94bae5c2008-03-30 15:46:13 -04001/*
2 * initcode.c - Initialize the processor. This is usually entails things
3 * like external memory, voltage regulators, etc... Note that this file
4 * cannot make any function calls as it may be executed all by itself by
5 * the Blackfin's bootrom in LDR format.
6 *
Mike Frysinger31c7c502011-05-30 13:47:38 -04007 * Copyright (c) 2004-2011 Analog Devices Inc.
Mike Frysinger94bae5c2008-03-30 15:46:13 -04008 *
9 * Licensed under the GPL-2 or later.
10 */
11
Mike Frysinger3343bfa2009-11-09 19:44:04 -050012#define BFIN_IN_INITCODE
13
Mike Frysinger94bae5c2008-03-30 15:46:13 -040014#include <config.h>
15#include <asm/blackfin.h>
16#include <asm/mach-common/bits/bootrom.h>
Mike Frysinger268dbf52008-10-11 21:58:33 -040017#include <asm/mach-common/bits/core.h>
Mike Frysinger94bae5c2008-03-30 15:46:13 -040018
Mike Frysingerf05105c2011-06-06 16:47:31 -040019#define BUG() while (1) { asm volatile("emuexcpt;"); }
20
Mike Frysinger94bae5c2008-03-30 15:46:13 -040021#include "serial.h"
22
Sonic Zhanga99f03e2012-08-16 11:56:14 +080023#ifndef __ADSPBF60x__
24#include <asm/mach-common/bits/ebiu.h>
25#include <asm/mach-common/bits/pll.h>
26#else /* __ADSPBF60x__ */
27#include <asm/mach-common/bits/cgu.h>
28
29#define CONFIG_BFIN_GET_DCLK_M \
30 ((CONFIG_CLKIN_HZ*CONFIG_VCO_MULT)/(CONFIG_DCLK_DIV*1000000))
31
32#ifndef CONFIG_DMC_DDRCFG
33#if ((CONFIG_BFIN_GET_DCLK_M != 125) && \
34 (CONFIG_BFIN_GET_DCLK_M != 133) && \
35 (CONFIG_BFIN_GET_DCLK_M != 150) && \
36 (CONFIG_BFIN_GET_DCLK_M != 166) && \
37 (CONFIG_BFIN_GET_DCLK_M != 200) && \
38 (CONFIG_BFIN_GET_DCLK_M != 225) && \
39 (CONFIG_BFIN_GET_DCLK_M != 250))
40#error "DDR2 CLK must be in (125, 133, 150, 166, 200, 225, 250)MHz"
41#endif
42#endif
43
44/* DMC control bits */
45#define SRREQ 0x8
46
47/* DMC status bits */
48#define IDLE 0x1
49#define MEMINITDONE 0x4
50#define SRACK 0x8
51#define PDACK 0x10
52#define DPDACK 0x20
53#define DLLCALDONE 0x2000
54#define PENDREF 0xF0000
55#define PHYRDPHASE 0xF00000
56#define PHYRDPHASE_OFFSET 20
57
58/* DMC DLL control bits */
59#define DLLCALRDCNT 0xFF
60#define DATACYC_OFFSET 8
61
62struct ddr_config {
63 u32 ddr_clk;
64 u32 dmc_ddrctl;
65 u32 dmc_ddrcfg;
66 u32 dmc_ddrtr0;
67 u32 dmc_ddrtr1;
68 u32 dmc_ddrtr2;
69 u32 dmc_ddrmr;
70 u32 dmc_ddrmr1;
71};
72
73static struct ddr_config ddr_config_table[] = {
74 [0] = {
75 .ddr_clk = 125, /* 125MHz */
76 .dmc_ddrctl = 0x00000904,
77 .dmc_ddrcfg = 0x00000422,
78 .dmc_ddrtr0 = 0x20705212,
79 .dmc_ddrtr1 = 0x201003CF,
80 .dmc_ddrtr2 = 0x00320107,
81 .dmc_ddrmr = 0x00000422,
82 .dmc_ddrmr1 = 0x4,
83 },
84 [1] = {
85 .ddr_clk = 133, /* 133MHz */
86 .dmc_ddrctl = 0x00000904,
87 .dmc_ddrcfg = 0x00000422,
88 .dmc_ddrtr0 = 0x20806313,
89 .dmc_ddrtr1 = 0x2013040D,
90 .dmc_ddrtr2 = 0x00320108,
91 .dmc_ddrmr = 0x00000632,
92 .dmc_ddrmr1 = 0x4,
93 },
94 [2] = {
95 .ddr_clk = 150, /* 150MHz */
96 .dmc_ddrctl = 0x00000904,
97 .dmc_ddrcfg = 0x00000422,
98 .dmc_ddrtr0 = 0x20A07323,
99 .dmc_ddrtr1 = 0x20160492,
100 .dmc_ddrtr2 = 0x00320209,
101 .dmc_ddrmr = 0x00000632,
102 .dmc_ddrmr1 = 0x4,
103 },
104 [3] = {
105 .ddr_clk = 166, /* 166MHz */
106 .dmc_ddrctl = 0x00000904,
107 .dmc_ddrcfg = 0x00000422,
108 .dmc_ddrtr0 = 0x20A07323,
109 .dmc_ddrtr1 = 0x2016050E,
110 .dmc_ddrtr2 = 0x00320209,
111 .dmc_ddrmr = 0x00000632,
112 .dmc_ddrmr1 = 0x4,
113 },
114 [4] = {
115 .ddr_clk = 200, /* 200MHz */
116 .dmc_ddrctl = 0x00000904,
117 .dmc_ddrcfg = 0x00000422,
118 .dmc_ddrtr0 = 0x20a07323,
119 .dmc_ddrtr1 = 0x2016050f,
120 .dmc_ddrtr2 = 0x00320509,
121 .dmc_ddrmr = 0x00000632,
122 .dmc_ddrmr1 = 0x4,
123 },
124 [5] = {
125 .ddr_clk = 225, /* 225MHz */
126 .dmc_ddrctl = 0x00000904,
127 .dmc_ddrcfg = 0x00000422,
128 .dmc_ddrtr0 = 0x20E0A424,
129 .dmc_ddrtr1 = 0x302006DB,
130 .dmc_ddrtr2 = 0x0032020D,
131 .dmc_ddrmr = 0x00000842,
132 .dmc_ddrmr1 = 0x4,
133 },
134 [6] = {
135 .ddr_clk = 250, /* 250MHz */
136 .dmc_ddrctl = 0x00000904,
137 .dmc_ddrcfg = 0x00000422,
138 .dmc_ddrtr0 = 0x20E0A424,
139 .dmc_ddrtr1 = 0x3020079E,
140 .dmc_ddrtr2 = 0x0032050D,
141 .dmc_ddrmr = 0x00000842,
142 .dmc_ddrmr1 = 0x4,
143 },
144};
145#endif /* __ADSPBF60x__ */
146
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400147__attribute__((always_inline))
Mike Frysinger84451302008-12-10 12:33:54 -0500148static inline void serial_init(void)
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400149{
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800150 uint32_t uart_base = UART_BASE;
Mike Frysinger53ba3222011-04-29 23:23:28 -0400151
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800152#if defined(__ADSPBF54x__) || defined(__ADSPBF60x__)
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400153# ifdef BFIN_BOOT_UART_USE_RTS
154# define BFIN_UART_USE_RTS 1
155# else
156# define BFIN_UART_USE_RTS 0
157# endif
158 if (BFIN_UART_USE_RTS && CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_UART) {
159 size_t i;
160
161 /* force RTS rather than relying on auto RTS */
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800162#if BFIN_UART_HW_VER < 4
Mike Frysinger3b7ed5a2009-11-12 18:42:53 -0500163 bfin_write16(&pUART->mcr, bfin_read16(&pUART->mcr) | FCPOL);
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800164#else
165 bfin_write32(&pUART->control, bfin_read32(&pUART->control) |
166 FCPOL);
167#endif
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400168
169 /* Wait for the line to clear up. We cannot rely on UART
170 * registers as none of them reflect the status of the RSR.
171 * Instead, we'll sleep for ~10 bit times at 9600 baud.
172 * We can precalc things here by assuming boot values for
173 * PLL rather than loading registers and calculating.
174 * baud = SCLK / (16 ^ (1 - EDBO) * Divisor)
175 * EDB0 = 0
176 * Divisor = (SCLK / baud) / 16
177 * SCLK = baud * 16 * Divisor
178 * SCLK = (0x14 * CONFIG_CLKIN_HZ) / 5
179 * CCLK = (16 * Divisor * 5) * (9600 / 10)
180 * In reality, this will probably be just about 1 second delay,
181 * so assuming 9600 baud is OK (both as a very low and too high
182 * speed as this will buffer things enough).
183 */
184#define _NUMBITS (10) /* how many bits to delay */
185#define _LOWBAUD (9600) /* low baud rate */
186#define _SCLK ((0x14 * CONFIG_CLKIN_HZ) / 5) /* SCLK based on PLL */
187#define _DIVISOR ((_SCLK / _LOWBAUD) / 16) /* UART DLL/DLH */
188#define _NUMINS (3) /* how many instructions in loop */
189#define _CCLK (((16 * _DIVISOR * 5) * (_LOWBAUD / _NUMBITS)) / _NUMINS)
190 i = _CCLK;
191 while (i--)
192 asm volatile("" : : : "memory");
193 }
194#endif
195
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400196 if (BFIN_DEBUG_EARLY_SERIAL) {
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800197 int enabled = serial_early_enabled(uart_base);
198
Mike Frysinger53ba3222011-04-29 23:23:28 -0400199 serial_early_init(uart_base);
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400200
201 /* If the UART is off, that means we need to program
202 * the baud rate ourselves initially.
203 */
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800204 if (!enabled)
Mike Frysinger53ba3222011-04-29 23:23:28 -0400205 serial_early_set_baud(uart_base, CONFIG_BAUDRATE);
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400206 }
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400207}
208
209__attribute__((always_inline))
210static inline void serial_deinit(void)
211{
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800212#if defined(__ADSPBF54x__) || defined(__ADSPBF60x__)
213 uint32_t uart_base = UART_BASE;
Mike Frysinger53ba3222011-04-29 23:23:28 -0400214
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400215 if (BFIN_UART_USE_RTS && CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_UART) {
216 /* clear forced RTS rather than relying on auto RTS */
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800217#if BFIN_UART_HW_VER < 4
Mike Frysinger3b7ed5a2009-11-12 18:42:53 -0500218 bfin_write16(&pUART->mcr, bfin_read16(&pUART->mcr) & ~FCPOL);
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800219#else
220 bfin_write32(&pUART->control, bfin_read32(&pUART->control) &
221 ~FCPOL);
222#endif
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400223 }
224#endif
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400225}
226
227__attribute__((always_inline))
228static inline void serial_putc(char c)
229{
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800230 uint32_t uart_base = UART_BASE;
Mike Frysinger53ba3222011-04-29 23:23:28 -0400231
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400232 if (!BFIN_DEBUG_EARLY_SERIAL)
233 return;
234
235 if (c == '\n')
Mike Frysingere7851d02009-04-24 23:22:48 -0400236 serial_putc('\r');
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400237
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800238 bfin_write(&pUART->thr, c);
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400239
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800240 while (!(_lsr_read(pUART) & TEMT))
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400241 continue;
242}
243
Mike Frysinger31c7c502011-05-30 13:47:38 -0400244#include "initcode.h"
245
Mike Frysingereb2a3992010-05-05 02:07:44 -0400246__attribute__((always_inline)) static inline void
247program_nmi_handler(void)
248{
249 u32 tmp1, tmp2;
250
251 /* Older bootroms don't create a dummy NMI handler,
252 * so make one ourselves ASAP in case it fires.
253 */
254 if (CONFIG_BFIN_BOOT_MODE != BFIN_BOOT_BYPASS && !ANOMALY_05000219)
255 return;
256
257 asm volatile (
258 "%0 = RETS;" /* Save current RETS */
259 "CALL 1f;" /* Figure out current PC */
260 "RTN;" /* The simple NMI handler */
261 "1:"
262 "%1 = RETS;" /* Load addr of NMI handler */
263 "RETS = %0;" /* Restore RETS */
264 "[%2] = %1;" /* Write NMI handler */
Mike Frysingerab0ea6d2012-07-31 05:38:56 -0400265 : "=d"(tmp1), "=d"(tmp2)
266 : "ab"(EVT2)
Mike Frysingereb2a3992010-05-05 02:07:44 -0400267 );
268}
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400269
Mike Frysinger2c001972008-12-09 17:21:08 -0500270/* Max SCLK can be 133MHz ... dividing that by (2*4) gives
271 * us a freq of 16MHz for SPI which should generally be
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400272 * slow enough for the slow reads the bootrom uses.
273 */
Mike Frysinger2c001972008-12-09 17:21:08 -0500274#if !defined(CONFIG_SPI_FLASH_SLOW_READ) && \
275 ((defined(__ADSPBF52x__) && __SILICON_REVISION__ >= 2) || \
276 (defined(__ADSPBF54x__) && __SILICON_REVISION__ >= 1))
277# define BOOTROM_SUPPORTS_SPI_FAST_READ 1
278#else
279# define BOOTROM_SUPPORTS_SPI_FAST_READ 0
280#endif
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400281#ifndef CONFIG_SPI_BAUD_INITBLOCK
Mike Frysinger2c001972008-12-09 17:21:08 -0500282# define CONFIG_SPI_BAUD_INITBLOCK (BOOTROM_SUPPORTS_SPI_FAST_READ ? 2 : 4)
283#endif
284#ifdef SPI0_BAUD
285# define bfin_write_SPI_BAUD bfin_write_SPI0_BAUD
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400286#endif
287
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800288#ifdef __ADSPBF60x__
289
290#ifndef CONFIG_CGU_CTL_VAL
291# define CONFIG_CGU_CTL_VAL ((CONFIG_VCO_MULT << 8) | CONFIG_CLKIN_HALF)
292#endif
293
294#ifndef CONFIG_CGU_DIV_VAL
295# define CONFIG_CGU_DIV_VAL \
296 ((CONFIG_CCLK_DIV << CSEL_P) | \
297 (CONFIG_SCLK0_DIV << S0SEL_P) | \
298 (CONFIG_SCLK_DIV << SYSSEL_P) | \
299 (CONFIG_SCLK1_DIV << S1SEL_P) | \
300 (CONFIG_DCLK_DIV << DSEL_P) | \
301 (CONFIG_OCLK_DIV << OSEL_P))
302#endif
303
304#else /* __ADSPBF60x__ */
305
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400306/* PLL_DIV defines */
307#ifndef CONFIG_PLL_DIV_VAL
308# if (CONFIG_CCLK_DIV == 1)
309# define CONFIG_CCLK_ACT_DIV CCLK_DIV1
310# elif (CONFIG_CCLK_DIV == 2)
311# define CONFIG_CCLK_ACT_DIV CCLK_DIV2
312# elif (CONFIG_CCLK_DIV == 4)
313# define CONFIG_CCLK_ACT_DIV CCLK_DIV4
314# elif (CONFIG_CCLK_DIV == 8)
315# define CONFIG_CCLK_ACT_DIV CCLK_DIV8
316# else
317# define CONFIG_CCLK_ACT_DIV CONFIG_CCLK_DIV_not_defined_properly
318# endif
319# define CONFIG_PLL_DIV_VAL (CONFIG_CCLK_ACT_DIV | CONFIG_SCLK_DIV)
320#endif
321
322#ifndef CONFIG_PLL_LOCKCNT_VAL
323# define CONFIG_PLL_LOCKCNT_VAL 0x0300
324#endif
325
326#ifndef CONFIG_PLL_CTL_VAL
Mike Frysingerc13fc442008-06-01 01:26:29 -0400327# define CONFIG_PLL_CTL_VAL (SPORT_HYST | (CONFIG_VCO_MULT << 9) | CONFIG_CLKIN_HALF)
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400328#endif
329
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400330/* Make sure our voltage value is sane so we don't blow up! */
331#ifndef CONFIG_VR_CTL_VAL
332# define BFIN_CCLK ((CONFIG_CLKIN_HZ * CONFIG_VCO_MULT) / CONFIG_CCLK_DIV)
333# if defined(__ADSPBF533__) || defined(__ADSPBF532__) || defined(__ADSPBF531__)
334# define CCLK_VLEV_120 400000000
335# define CCLK_VLEV_125 533000000
336# elif defined(__ADSPBF537__) || defined(__ADSPBF536__) || defined(__ADSPBF534__)
337# define CCLK_VLEV_120 401000000
338# define CCLK_VLEV_125 401000000
339# elif defined(__ADSPBF561__)
340# define CCLK_VLEV_120 300000000
341# define CCLK_VLEV_125 501000000
342# endif
343# if BFIN_CCLK < CCLK_VLEV_120
344# define CONFIG_VR_CTL_VLEV VLEV_120
345# elif BFIN_CCLK < CCLK_VLEV_125
346# define CONFIG_VR_CTL_VLEV VLEV_125
347# else
348# define CONFIG_VR_CTL_VLEV VLEV_130
349# endif
350# if defined(__ADSPBF52x__) /* TBD; use default */
351# undef CONFIG_VR_CTL_VLEV
352# define CONFIG_VR_CTL_VLEV VLEV_110
353# elif defined(__ADSPBF54x__) /* TBD; use default */
354# undef CONFIG_VR_CTL_VLEV
355# define CONFIG_VR_CTL_VLEV VLEV_120
Mike Frysingera7ab10a2008-10-11 21:54:00 -0400356# elif defined(__ADSPBF538__) || defined(__ADSPBF539__) /* TBD; use default */
357# undef CONFIG_VR_CTL_VLEV
358# define CONFIG_VR_CTL_VLEV VLEV_125
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400359# endif
360
361# ifdef CONFIG_BFIN_MAC
362# define CONFIG_VR_CTL_CLKBUF CLKBUFOE
363# else
364# define CONFIG_VR_CTL_CLKBUF 0
365# endif
366
367# if defined(__ADSPBF52x__)
368# define CONFIG_VR_CTL_FREQ FREQ_1000
369# else
370# define CONFIG_VR_CTL_FREQ (GAIN_20 | FREQ_1000)
371# endif
372
373# define CONFIG_VR_CTL_VAL (CONFIG_VR_CTL_CLKBUF | CONFIG_VR_CTL_VLEV | CONFIG_VR_CTL_FREQ)
374#endif
375
Mike Frysinger446d5702008-10-11 21:56:08 -0400376/* some parts do not have an on-chip voltage regulator */
377#if defined(__ADSPBF51x__)
378# define CONFIG_HAS_VR 0
379# undef CONFIG_VR_CTL_VAL
380# define CONFIG_VR_CTL_VAL 0
381#else
382# define CONFIG_HAS_VR 1
383#endif
384
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500385#if CONFIG_MEM_SIZE
Mike Frysingerb0f14682008-06-01 01:28:24 -0400386#ifndef EBIU_RSTCTL
387/* Blackfin with SDRAM */
388#ifndef CONFIG_EBIU_SDBCTL_VAL
389# if CONFIG_MEM_SIZE == 16
390# define CONFIG_EBSZ_VAL EBSZ_16
391# elif CONFIG_MEM_SIZE == 32
392# define CONFIG_EBSZ_VAL EBSZ_32
393# elif CONFIG_MEM_SIZE == 64
394# define CONFIG_EBSZ_VAL EBSZ_64
395# elif CONFIG_MEM_SIZE == 128
396# define CONFIG_EBSZ_VAL EBSZ_128
397# elif CONFIG_MEM_SIZE == 256
398# define CONFIG_EBSZ_VAL EBSZ_256
399# elif CONFIG_MEM_SIZE == 512
400# define CONFIG_EBSZ_VAL EBSZ_512
401# else
402# error You need to define CONFIG_EBIU_SDBCTL_VAL or CONFIG_MEM_SIZE
403# endif
404# if CONFIG_MEM_ADD_WDTH == 8
405# define CONFIG_EBCAW_VAL EBCAW_8
406# elif CONFIG_MEM_ADD_WDTH == 9
407# define CONFIG_EBCAW_VAL EBCAW_9
408# elif CONFIG_MEM_ADD_WDTH == 10
409# define CONFIG_EBCAW_VAL EBCAW_10
410# elif CONFIG_MEM_ADD_WDTH == 11
411# define CONFIG_EBCAW_VAL EBCAW_11
412# else
413# error You need to define CONFIG_EBIU_SDBCTL_VAL or CONFIG_MEM_ADD_WDTH
414# endif
415# define CONFIG_EBIU_SDBCTL_VAL (CONFIG_EBCAW_VAL | CONFIG_EBSZ_VAL | EBE)
416#endif
417#endif
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500418#endif
Mike Frysingerb0f14682008-06-01 01:28:24 -0400419
Mike Frysinger8c10be42009-04-04 08:40:13 -0400420/* Conflicting Column Address Widths Causes SDRAM Errors:
421 * EB2CAW and EB3CAW must be the same
422 */
423#if ANOMALY_05000362
424# if ((CONFIG_EBIU_SDBCTL_VAL & 0x30000000) >> 8) != (CONFIG_EBIU_SDBCTL_VAL & 0x00300000)
425# error "Anomaly 05000362: EB2CAW and EB3CAW must be the same"
426# endif
427#endif
428
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800429#endif /* __ADSPBF60x__ */
430
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500431__attribute__((always_inline)) static inline void
432program_early_devices(ADI_BOOT_DATA *bs, uint *sdivB, uint *divB, uint *vcoB)
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400433{
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500434 serial_putc('a');
Mike Frysinger01986762009-02-13 17:10:58 -0500435
Mike Frysinger84451302008-12-10 12:33:54 -0500436 /* Save the clock pieces that are used in baud rate calculation */
Mike Frysinger84451302008-12-10 12:33:54 -0500437 if (BFIN_DEBUG_EARLY_SERIAL || CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_UART) {
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500438 serial_putc('b');
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800439#ifdef __ADSPBF60x__
440 *sdivB = bfin_read_CGU_DIV();
441 *sdivB = ((*sdivB >> 8) & 0x1f) * ((*sdivB >> 5) & 0x7);
442 *vcoB = (bfin_read_CGU_CTL() >> 8) & 0x7f;
443#else
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500444 *sdivB = bfin_read_PLL_DIV() & 0xf;
445 *vcoB = (bfin_read_PLL_CTL() >> 9) & 0x3f;
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800446#endif
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500447 *divB = serial_early_get_div();
448 serial_putc('c');
Mike Frysinger84451302008-12-10 12:33:54 -0500449 }
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400450
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500451 serial_putc('d');
Mike Frysinger01986762009-02-13 17:10:58 -0500452
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400453#ifdef CONFIG_HW_WATCHDOG
454# ifndef CONFIG_HW_WATCHDOG_TIMEOUT_INITCODE
455# define CONFIG_HW_WATCHDOG_TIMEOUT_INITCODE 20000
456# endif
457 /* Program the watchdog with an initial timeout of ~20 seconds.
458 * Hopefully that should be long enough to load the u-boot LDR
459 * (from wherever) and then the common u-boot code can take over.
460 * In bypass mode, the start.S would have already set a much lower
461 * timeout, so don't clobber that.
462 */
463 if (CONFIG_BFIN_BOOT_MODE != BFIN_BOOT_BYPASS) {
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500464 serial_putc('e');
Bob Liu6cdbce62011-12-27 15:05:53 +0800465#ifdef __ADSPBF60x__
466 bfin_write_SEC_GCTL(0x2);
467 SSYNC();
468 bfin_write_SEC_FCTL(0xc1);
469 bfin_write_SEC_SCTL(2, bfin_read_SEC_SCTL(2) | 0x6);
470
471 bfin_write_SEC_CCTL(0x2);
472 SSYNC();
473 bfin_write_SEC_GCTL(0x1);
474 bfin_write_SEC_CCTL(0x1);
475#endif
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400476 bfin_write_WDOG_CNT(MSEC_TO_SCLK(CONFIG_HW_WATCHDOG_TIMEOUT_INITCODE));
Bob Liu6cdbce62011-12-27 15:05:53 +0800477#if CONFIG_BFIN_BOOT_MODE != BFIN_BOOT_UART
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400478 bfin_write_WDOG_CTL(0);
Bob Liu6cdbce62011-12-27 15:05:53 +0800479#endif
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500480 serial_putc('f');
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400481 }
482#endif
483
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500484 serial_putc('g');
485
486 /* Blackfin bootroms use the SPI slow read opcode instead of the SPI
487 * fast read, so we need to slow down the SPI clock a lot more during
488 * boot. Once we switch over to u-boot's SPI flash driver, we'll
489 * increase the speed appropriately.
490 */
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800491#ifdef SPI_BAUD
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500492 if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER) {
493 serial_putc('h');
494 if (BOOTROM_SUPPORTS_SPI_FAST_READ && CONFIG_SPI_BAUD_INITBLOCK < 4)
495 bs->dFlags |= BFLAG_FASTREAD;
496 bfin_write_SPI_BAUD(CONFIG_SPI_BAUD_INITBLOCK);
497 serial_putc('i');
498 }
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800499#endif
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500500
501 serial_putc('j');
502}
503
504__attribute__((always_inline)) static inline bool
505maybe_self_refresh(ADI_BOOT_DATA *bs)
506{
507 serial_putc('a');
508
509 if (!CONFIG_MEM_SIZE)
510 return false;
Mike Frysinger268dbf52008-10-11 21:58:33 -0400511
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800512#ifdef __ADSPBF60x__
Steven Miaoe8505bb2012-03-31 16:01:50 +0800513 /* resume from hibernate, return false let ddr initialize */
514 if ((bfin_read32(DPM0_STAT) & 0xF0) == 0x50) {
515 serial_putc('b');
516 return false;
517 }
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800518
519#else /* __ADSPBF60x__ */
520
Mike Frysinger268dbf52008-10-11 21:58:33 -0400521 /* If external memory is enabled, put it into self refresh first. */
Mike Frysinger134db0d2010-12-17 15:25:09 -0500522#if defined(EBIU_RSTCTL)
Mike Frysinger268dbf52008-10-11 21:58:33 -0400523 if (bfin_read_EBIU_RSTCTL() & DDR_SRESET) {
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500524 serial_putc('b');
Mike Frysinger268dbf52008-10-11 21:58:33 -0400525 bfin_write_EBIU_RSTCTL(bfin_read_EBIU_RSTCTL() | SRREQ);
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500526 return true;
Mike Frysinger268dbf52008-10-11 21:58:33 -0400527 }
Mike Frysinger134db0d2010-12-17 15:25:09 -0500528#elif defined(EBIU_SDGCTL)
Mike Frysinger268dbf52008-10-11 21:58:33 -0400529 if (bfin_read_EBIU_SDBCTL() & EBE) {
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500530 serial_putc('b');
Mike Frysinger268dbf52008-10-11 21:58:33 -0400531 bfin_write_EBIU_SDGCTL(bfin_read_EBIU_SDGCTL() | SRFS);
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500532 return true;
Mike Frysinger268dbf52008-10-11 21:58:33 -0400533 }
534#endif
535
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800536#endif /* __ADSPBF60x__ */
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500537 serial_putc('c');
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400538
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500539 return false;
540}
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400541
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500542__attribute__((always_inline)) static inline u16
543program_clocks(ADI_BOOT_DATA *bs, bool put_into_srfs)
544{
545 u16 vr_ctl;
546
547 serial_putc('a');
548
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800549#ifdef __ADSPBF60x__
550 if (bfin_read_DMC0_STAT() & MEMINITDONE) {
551 bfin_write_DMC0_CTL(bfin_read_DMC0_CTL() | SRREQ);
552 SSYNC();
553 while (!(bfin_read_DMC0_STAT() & SRACK))
554 continue;
555 }
556
557 /* Don't set the same value of MSEL and DF to CGU_CTL */
558 if ((bfin_read_CGU_CTL() & (MSEL_MASK | DF_MASK))
559 != CONFIG_CGU_CTL_VAL) {
560 bfin_write_CGU_DIV(CONFIG_CGU_DIV_VAL);
561 bfin_write_CGU_CTL(CONFIG_CGU_CTL_VAL);
562 while ((bfin_read_CGU_STAT() & (CLKSALGN | PLLBP)) ||
563 !(bfin_read_CGU_STAT() & PLLLK))
564 continue;
565 }
566
567 bfin_write_CGU_DIV(CONFIG_CGU_DIV_VAL | UPDT);
568 while (bfin_read_CGU_STAT() & CLKSALGN)
569 continue;
570
571 if (bfin_read_DMC0_STAT() & MEMINITDONE) {
572 bfin_write_DMC0_CTL(bfin_read_DMC0_CTL() & ~SRREQ);
573 SSYNC();
574 while (bfin_read_DMC0_STAT() & SRACK)
575 continue;
576 }
577
578#else /* __ADSPBF60x__ */
579
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500580 vr_ctl = bfin_read_VR_CTL();
581
582 serial_putc('b');
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400583
Mike Frysinger268dbf52008-10-11 21:58:33 -0400584 /* If we're entering self refresh, make sure it has happened. */
585 if (put_into_srfs)
Mike Frysinger134db0d2010-12-17 15:25:09 -0500586#if defined(EBIU_RSTCTL)
Mike Frysinger268dbf52008-10-11 21:58:33 -0400587 while (!(bfin_read_EBIU_RSTCTL() & SRACK))
Mike Frysinger134db0d2010-12-17 15:25:09 -0500588 continue;
589#elif defined(EBIU_SDGCTL)
Mike Frysinger268dbf52008-10-11 21:58:33 -0400590 while (!(bfin_read_EBIU_SDSTAT() & SDSRA))
Mike Frysinger268dbf52008-10-11 21:58:33 -0400591 continue;
Mike Frysinger134db0d2010-12-17 15:25:09 -0500592#else
593 ;
594#endif
Mike Frysinger268dbf52008-10-11 21:58:33 -0400595
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500596 serial_putc('c');
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400597
Mike Frysinger1114d0e2008-06-01 01:29:57 -0400598 /* With newer bootroms, we use the helper function to set up
599 * the memory controller. Older bootroms lacks such helpers
600 * so we do it ourselves.
601 */
Mike Frysinger268dbf52008-10-11 21:58:33 -0400602 if (!ANOMALY_05000386) {
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500603 serial_putc('d');
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400604
Mike Frysingere8aea4a2009-04-04 08:29:55 -0400605 /* Always programming PLL_LOCKCNT avoids Anomaly 05000430 */
Mike Frysinger1114d0e2008-06-01 01:29:57 -0400606 ADI_SYSCTRL_VALUES memory_settings;
Mike Frysingerb91d7d92010-10-14 14:29:17 -0400607 uint32_t actions = SYSCTRL_WRITE | SYSCTRL_PLLCTL | SYSCTRL_LOCKCNT;
608 if (!ANOMALY_05000440)
609 actions |= SYSCTRL_PLLDIV;
Mike Frysinger446d5702008-10-11 21:56:08 -0400610 if (CONFIG_HAS_VR) {
611 actions |= SYSCTRL_VRCTL;
612 if (CONFIG_VR_CTL_VAL & FREQ_MASK)
613 actions |= SYSCTRL_INTVOLTAGE;
614 else
615 actions |= SYSCTRL_EXTVOLTAGE;
616 memory_settings.uwVrCtl = CONFIG_VR_CTL_VAL;
617 } else
618 actions |= SYSCTRL_EXTVOLTAGE;
Mike Frysinger1114d0e2008-06-01 01:29:57 -0400619 memory_settings.uwPllCtl = CONFIG_PLL_CTL_VAL;
620 memory_settings.uwPllDiv = CONFIG_PLL_DIV_VAL;
621 memory_settings.uwPllLockCnt = CONFIG_PLL_LOCKCNT_VAL;
Mike Frysingerf9d004b2008-12-06 18:06:58 -0500622#if ANOMALY_05000432
623 bfin_write_SIC_IWR1(0);
624#endif
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500625 serial_putc('e');
Mike Frysinger446d5702008-10-11 21:56:08 -0400626 bfrom_SysControl(actions, &memory_settings, NULL);
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500627 serial_putc('f');
Mike Frysingerb91d7d92010-10-14 14:29:17 -0400628 if (ANOMALY_05000440)
629 bfin_write_PLL_DIV(CONFIG_PLL_DIV_VAL);
Mike Frysingerf9d004b2008-12-06 18:06:58 -0500630#if ANOMALY_05000432
631 bfin_write_SIC_IWR1(-1);
632#endif
Mike Frysinger1f1ac0a2009-04-04 08:09:24 -0400633#if ANOMALY_05000171
634 bfin_write_SICA_IWR0(-1);
635 bfin_write_SICA_IWR1(-1);
636#endif
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500637 serial_putc('g');
Mike Frysinger1114d0e2008-06-01 01:29:57 -0400638 } else {
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500639 serial_putc('h');
Mike Frysinger268dbf52008-10-11 21:58:33 -0400640
641 /* Disable all peripheral wakeups except for the PLL event. */
642#ifdef SIC_IWR0
643 bfin_write_SIC_IWR0(1);
644 bfin_write_SIC_IWR1(0);
645# ifdef SIC_IWR2
646 bfin_write_SIC_IWR2(0);
647# endif
648#elif defined(SICA_IWR0)
649 bfin_write_SICA_IWR0(1);
650 bfin_write_SICA_IWR1(0);
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800651#elif defined(SIC_IWR)
Mike Frysinger268dbf52008-10-11 21:58:33 -0400652 bfin_write_SIC_IWR(1);
653#endif
654
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500655 serial_putc('i');
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400656
Mike Frysingere8aea4a2009-04-04 08:29:55 -0400657 /* Always programming PLL_LOCKCNT avoids Anomaly 05000430 */
Mike Frysinger1114d0e2008-06-01 01:29:57 -0400658 bfin_write_PLL_LOCKCNT(CONFIG_PLL_LOCKCNT_VAL);
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400659
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500660 serial_putc('j');
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400661
Mike Frysinger1114d0e2008-06-01 01:29:57 -0400662 /* Only reprogram when needed to avoid triggering unnecessary
663 * PLL relock sequences.
664 */
Mike Frysinger268dbf52008-10-11 21:58:33 -0400665 if (vr_ctl != CONFIG_VR_CTL_VAL) {
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500666 serial_putc('?');
Mike Frysinger1114d0e2008-06-01 01:29:57 -0400667 bfin_write_VR_CTL(CONFIG_VR_CTL_VAL);
668 asm("idle;");
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500669 serial_putc('!');
Mike Frysinger1114d0e2008-06-01 01:29:57 -0400670 }
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400671
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500672 serial_putc('k');
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400673
Mike Frysinger1114d0e2008-06-01 01:29:57 -0400674 bfin_write_PLL_DIV(CONFIG_PLL_DIV_VAL);
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400675
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500676 serial_putc('l');
Mike Frysinger1114d0e2008-06-01 01:29:57 -0400677
678 /* Only reprogram when needed to avoid triggering unnecessary
679 * PLL relock sequences.
680 */
Mike Frysinger43ed6962009-04-04 08:10:22 -0400681 if (ANOMALY_05000242 || bfin_read_PLL_CTL() != CONFIG_PLL_CTL_VAL) {
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500682 serial_putc('?');
Mike Frysinger1114d0e2008-06-01 01:29:57 -0400683 bfin_write_PLL_CTL(CONFIG_PLL_CTL_VAL);
684 asm("idle;");
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500685 serial_putc('!');
Mike Frysinger1114d0e2008-06-01 01:29:57 -0400686 }
Mike Frysinger268dbf52008-10-11 21:58:33 -0400687
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500688 serial_putc('m');
Mike Frysinger268dbf52008-10-11 21:58:33 -0400689
690 /* Restore all peripheral wakeups. */
691#ifdef SIC_IWR0
692 bfin_write_SIC_IWR0(-1);
693 bfin_write_SIC_IWR1(-1);
694# ifdef SIC_IWR2
695 bfin_write_SIC_IWR2(-1);
696# endif
697#elif defined(SICA_IWR0)
698 bfin_write_SICA_IWR0(-1);
699 bfin_write_SICA_IWR1(-1);
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800700#elif defined(SIC_IWR)
Mike Frysinger268dbf52008-10-11 21:58:33 -0400701 bfin_write_SIC_IWR(-1);
702#endif
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500703
704 serial_putc('n');
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400705 }
706
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800707#endif /* __ADSPBF60x__ */
708
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500709 serial_putc('o');
710
711 return vr_ctl;
712}
713
714__attribute__((always_inline)) static inline void
715update_serial_clocks(ADI_BOOT_DATA *bs, uint sdivB, uint divB, uint vcoB)
716{
717 serial_putc('a');
Mike Frysinger268dbf52008-10-11 21:58:33 -0400718
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400719 /* Since we've changed the SCLK above, we may need to update
720 * the UART divisors (UART baud rates are based on SCLK).
Mike Frysinger84451302008-12-10 12:33:54 -0500721 * Do the division by hand as there are no native instructions
722 * for dividing which means we'd generate a libgcc reference.
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400723 */
Mike Frysinger84451302008-12-10 12:33:54 -0500724 if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_UART) {
725 unsigned int sdivR, vcoR;
Mike Frysinger84451302008-12-10 12:33:54 -0500726 int dividend = sdivB * divB * vcoR;
727 int divisor = vcoB * sdivR;
728 unsigned int quotient;
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800729
730 serial_putc('b');
731
732#ifdef __ADSPBF60x__
733 sdivR = bfin_read_CGU_DIV();
734 sdivR = ((sdivR >> 8) & 0x1f) * ((sdivR >> 5) & 0x7);
735 vcoR = (bfin_read_CGU_CTL() >> 8) & 0x7f;
736#else
737 sdivR = bfin_read_PLL_DIV() & 0xf;
738 vcoR = (bfin_read_PLL_CTL() >> 9) & 0x3f;
739#endif
740
Mike Frysinger84451302008-12-10 12:33:54 -0500741 for (quotient = 0; dividend > 0; ++quotient)
742 dividend -= divisor;
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800743 serial_early_put_div(quotient - ANOMALY_05000230);
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500744 serial_putc('c');
Mike Frysinger84451302008-12-10 12:33:54 -0500745 }
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400746
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500747 serial_putc('d');
748}
749
750__attribute__((always_inline)) static inline void
751program_memory_controller(ADI_BOOT_DATA *bs, bool put_into_srfs)
752{
753 serial_putc('a');
754
755 if (!CONFIG_MEM_SIZE)
756 return;
757
758 serial_putc('b');
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400759
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800760#ifdef __ADSPBF60x__
761 int dlldatacycle;
762 int dll_ctl;
763 int i = 0;
764
765 if (CONFIG_BFIN_GET_DCLK_M == 125)
766 i = 0;
767 else if (CONFIG_BFIN_GET_DCLK_M == 133)
768 i = 1;
769 else if (CONFIG_BFIN_GET_DCLK_M == 150)
770 i = 2;
771 else if (CONFIG_BFIN_GET_DCLK_M == 166)
772 i = 3;
773 else if (CONFIG_BFIN_GET_DCLK_M == 200)
774 i = 4;
775 else if (CONFIG_BFIN_GET_DCLK_M == 225)
776 i = 5;
777 else if (CONFIG_BFIN_GET_DCLK_M == 250)
778 i = 6;
779
780#if 0
781 for (i = 0; i < ARRAY_SIZE(ddr_config_table); i++)
782 if (CONFIG_BFIN_GET_DCLK_M == ddr_config_table[i].ddr_clk)
783 break;
784#endif
785
786#ifndef CONFIG_DMC_DDRCFG
787 bfin_write_DMC0_CFG(ddr_config_table[i].dmc_ddrcfg);
788#else
789 bfin_write_DMC0_CFG(CONFIG_DMC_DDRCFG);
790#endif
791#ifndef CONFIG_DMC_DDRTR0
792 bfin_write_DMC0_TR0(ddr_config_table[i].dmc_ddrtr0);
793#else
794 bfin_write_DMC0_TR0(CONFIG_DMC_DDRTR0);
795#endif
796#ifndef CONFIG_DMC_DDRTR1
797 bfin_write_DMC0_TR1(ddr_config_table[i].dmc_ddrtr1);
798#else
799 bfin_write_DMC0_TR1(CONFIG_DMC_DDRTR1);
800#endif
801#ifndef CONFIG_DMC_DDRTR2
802 bfin_write_DMC0_TR2(ddr_config_table[i].dmc_ddrtr2);
803#else
804 bfin_write_DMC0_TR2(CONFIG_DMC_DDRTR2);
805#endif
806#ifndef CONFIG_DMC_DDRMR
807 bfin_write_DMC0_MR(ddr_config_table[i].dmc_ddrmr);
808#else
809 bfin_write_DMC0_MR(CONFIG_DMC_DDRMR);
810#endif
811#ifndef CONFIG_DMC_DDREMR1
812 bfin_write_DMC0_EMR1(ddr_config_table[i].dmc_ddrmr1);
813#else
814 bfin_write_DMC0_EMR1(CONFIG_DMC_DDREMR1);
815#endif
816#ifndef CONFIG_DMC_DDRCTL
817 bfin_write_DMC0_CTL(ddr_config_table[i].dmc_ddrctl);
818#else
819 bfin_write_DMC0_CTL(CONFIG_DMC_DDRCTL);
820#endif
821
822 SSYNC();
823 while (!(bfin_read_DMC0_STAT() & MEMINITDONE))
824 continue;
825
826 dlldatacycle = (bfin_read_DMC0_STAT() & PHYRDPHASE) >>
827 PHYRDPHASE_OFFSET;
828 dll_ctl = bfin_read_DMC0_DLLCTL();
829 dll_ctl &= 0x0ff;
830 bfin_write_DMC0_DLLCTL(dll_ctl | (dlldatacycle << DATACYC_OFFSET));
831
832 SSYNC();
833 while (!(bfin_read_DMC0_STAT() & DLLCALDONE))
834 continue;
835 serial_putc('!');
Steven Miaoe8505bb2012-03-31 16:01:50 +0800836
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800837#else /* __ADSPBF60x__ */
838
Mike Frysinger268dbf52008-10-11 21:58:33 -0400839 /* Program the external memory controller before we come out of
840 * self-refresh. This only works with our SDRAM controller.
841 */
Mike Frysinger134db0d2010-12-17 15:25:09 -0500842#ifdef EBIU_SDGCTL
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500843# ifdef CONFIG_EBIU_SDRRC_VAL
Mike Frysinger268dbf52008-10-11 21:58:33 -0400844 bfin_write_EBIU_SDRRC(CONFIG_EBIU_SDRRC_VAL);
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500845# endif
846# ifdef CONFIG_EBIU_SDBCTL_VAL
Mike Frysinger268dbf52008-10-11 21:58:33 -0400847 bfin_write_EBIU_SDBCTL(CONFIG_EBIU_SDBCTL_VAL);
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500848# endif
849# ifdef CONFIG_EBIU_SDGCTL_VAL
Mike Frysinger268dbf52008-10-11 21:58:33 -0400850 bfin_write_EBIU_SDGCTL(CONFIG_EBIU_SDGCTL_VAL);
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500851# endif
Mike Frysinger268dbf52008-10-11 21:58:33 -0400852#endif
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400853
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500854 serial_putc('c');
Mike Frysinger268dbf52008-10-11 21:58:33 -0400855
856 /* Now that we've reprogrammed, take things out of self refresh. */
857 if (put_into_srfs)
Mike Frysinger134db0d2010-12-17 15:25:09 -0500858#if defined(EBIU_RSTCTL)
Mike Frysinger268dbf52008-10-11 21:58:33 -0400859 bfin_write_EBIU_RSTCTL(bfin_read_EBIU_RSTCTL() & ~(SRREQ));
Mike Frysinger134db0d2010-12-17 15:25:09 -0500860#elif defined(EBIU_SDGCTL)
Mike Frysinger268dbf52008-10-11 21:58:33 -0400861 bfin_write_EBIU_SDGCTL(bfin_read_EBIU_SDGCTL() & ~(SRFS));
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400862#endif
863
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500864 serial_putc('d');
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400865
Mike Frysinger268dbf52008-10-11 21:58:33 -0400866 /* Our DDR controller sucks and cannot be programmed while in
867 * self-refresh. So we have to pull it out before programming.
868 */
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400869#ifdef EBIU_RSTCTL
Mike Frysinger4368ea22009-11-09 19:38:23 -0500870# ifdef CONFIG_EBIU_RSTCTL_VAL
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400871 bfin_write_EBIU_RSTCTL(bfin_read_EBIU_RSTCTL() | 0x1 /*DDRSRESET*/ | CONFIG_EBIU_RSTCTL_VAL);
Mike Frysinger4368ea22009-11-09 19:38:23 -0500872# endif
873# ifdef CONFIG_EBIU_DDRCTL0_VAL
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400874 bfin_write_EBIU_DDRCTL0(CONFIG_EBIU_DDRCTL0_VAL);
Mike Frysinger4368ea22009-11-09 19:38:23 -0500875# endif
876# ifdef CONFIG_EBIU_DDRCTL1_VAL
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400877 bfin_write_EBIU_DDRCTL1(CONFIG_EBIU_DDRCTL1_VAL);
Mike Frysinger4368ea22009-11-09 19:38:23 -0500878# endif
879# ifdef CONFIG_EBIU_DDRCTL2_VAL
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400880 bfin_write_EBIU_DDRCTL2(CONFIG_EBIU_DDRCTL2_VAL);
Mike Frysinger4368ea22009-11-09 19:38:23 -0500881# endif
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400882# ifdef CONFIG_EBIU_DDRCTL3_VAL
883 /* default is disable, so don't need to force this */
884 bfin_write_EBIU_DDRCTL3(CONFIG_EBIU_DDRCTL3_VAL);
885# endif
Mike Frysinger268dbf52008-10-11 21:58:33 -0400886# ifdef CONFIG_EBIU_DDRQUE_VAL
887 bfin_write_EBIU_DDRQUE(bfin_read_EBIU_DDRQUE() | CONFIG_EBIU_DDRQUE_VAL);
888# endif
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400889#endif
890
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800891#endif /* __ADSPBF60x__ */
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500892 serial_putc('e');
893}
894
895__attribute__((always_inline)) static inline void
896check_hibernation(ADI_BOOT_DATA *bs, u16 vr_ctl, bool put_into_srfs)
897{
898 serial_putc('a');
899
900 if (!CONFIG_MEM_SIZE)
901 return;
902
903 serial_putc('b');
Steven Miaoe8505bb2012-03-31 16:01:50 +0800904#ifdef __ADSPBF60x__
905 if (bfin_read32(DPM0_RESTORE0) != 0) {
906 uint32_t reg = bfin_read_DMC0_CTL();
907 reg &= ~0x8;
908 bfin_write_DMC0_CTL(reg);
909
910 while ((bfin_read_DMC0_STAT() & 0x8))
911 continue;
912 while (!(bfin_read_DMC0_STAT() & 0x1))
913 continue;
914
915 serial_putc('z');
916 uint32_t *hibernate_magic = bfin_read32(DPM0_RESTORE4);
917 SSYNC(); /* make sure memory controller is done */
918 if (hibernate_magic[0] == 0xDEADBEEF) {
919 serial_putc('c');
920 SSYNC();
921 bfin_write_EVT15(hibernate_magic[1]);
922 bfin_write_IMASK(EVT_IVG15);
923 __asm__ __volatile__ (
924 /* load reti early to avoid anomaly 281 */
925 "reti = %2;"
926 /* clear hibernate magic */
927 "[%0] = %1;"
928 /* load stack pointer */
929 "SP = [%0 + 8];"
930 /* lower ourselves from reset ivg to ivg15 */
931 "raise 15;"
932 "nop;nop;nop;"
933 "rti;"
934 :
935 : "p"(hibernate_magic),
936 "d"(0x2000 /* jump.s 0 */),
937 "d"(0xffa00000)
938 );
939 }
940
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400941
Steven Miaoe8505bb2012-03-31 16:01:50 +0800942 }
943#else
Mike Frysinger268dbf52008-10-11 21:58:33 -0400944 /* Are we coming out of hibernate (suspend to memory) ?
945 * The memory layout is:
946 * 0x0: hibernate magic for anomaly 307 (0xDEADBEEF)
947 * 0x4: return address
948 * 0x8: stack pointer
949 *
950 * SCKELOW is unreliable on older parts (anomaly 307)
951 */
952 if (ANOMALY_05000307 || vr_ctl & 0x8000) {
953 uint32_t *hibernate_magic = 0;
Sonic Zhanga99f03e2012-08-16 11:56:14 +0800954
955 SSYNC();
Mike Frysinger268dbf52008-10-11 21:58:33 -0400956 if (hibernate_magic[0] == 0xDEADBEEF) {
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500957 serial_putc('c');
Mike Frysinger268dbf52008-10-11 21:58:33 -0400958 bfin_write_EVT15(hibernate_magic[1]);
959 bfin_write_IMASK(EVT_IVG15);
960 __asm__ __volatile__ (
961 /* load reti early to avoid anomaly 281 */
962 "reti = %0;"
963 /* clear hibernate magic */
964 "[%0] = %1;"
965 /* load stack pointer */
966 "SP = [%0 + 8];"
967 /* lower ourselves from reset ivg to ivg15 */
968 "raise 15;"
969 "rti;"
970 :
971 : "p"(hibernate_magic), "d"(0x2000 /* jump.s 0 */)
972 );
973 }
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500974 serial_putc('d');
Mike Frysinger268dbf52008-10-11 21:58:33 -0400975 }
Steven Miaoe8505bb2012-03-31 16:01:50 +0800976#endif
Mike Frysinger268dbf52008-10-11 21:58:33 -0400977
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500978 serial_putc('e');
979}
980
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500981BOOTROM_CALLED_FUNC_ATTR
982void initcode(ADI_BOOT_DATA *bs)
983{
984 ADI_BOOT_DATA bootstruct_scratch;
985
Mike Frysingereb2a3992010-05-05 02:07:44 -0400986 /* Setup NMI handler before anything else */
987 program_nmi_handler();
988
Mike Frysinger3343bfa2009-11-09 19:44:04 -0500989 serial_init();
990
991 serial_putc('A');
992
993 /* If the bootstruct is NULL, then it's because we're loading
994 * dynamically and not via LDR (bootrom). So set the struct to
995 * some scratch space.
996 */
997 if (!bs)
998 bs = &bootstruct_scratch;
999
1000 serial_putc('B');
1001 bool put_into_srfs = maybe_self_refresh(bs);
1002
1003 serial_putc('C');
1004 uint sdivB, divB, vcoB;
1005 program_early_devices(bs, &sdivB, &divB, &vcoB);
1006
1007 serial_putc('D');
1008 u16 vr_ctl = program_clocks(bs, put_into_srfs);
1009
1010 serial_putc('E');
1011 update_serial_clocks(bs, sdivB, divB, vcoB);
1012
1013 serial_putc('F');
1014 program_memory_controller(bs, put_into_srfs);
1015
1016 serial_putc('G');
1017 check_hibernation(bs, vr_ctl, put_into_srfs);
1018
1019 serial_putc('H');
1020 program_async_controller(bs);
Mike Frysinger268dbf52008-10-11 21:58:33 -04001021
Mike Frysingera48e0ed2009-04-24 23:39:41 -04001022#ifdef CONFIG_BFIN_BOOTROM_USES_EVT1
Mike Frysinger3343bfa2009-11-09 19:44:04 -05001023 serial_putc('I');
Mike Frysinger1100b692010-04-29 02:49:41 -04001024 /* Tell the bootrom where our entry point is so that it knows
1025 * where to jump to when finishing processing the LDR. This
1026 * allows us to avoid small jump blocks in the LDR, and also
1027 * works around anomaly 05000389 (init address in external
1028 * memory causes bootrom to trigger external addressing IVHW).
1029 */
Mike Frysinger99593682008-10-18 04:04:49 -04001030 if (CONFIG_BFIN_BOOT_MODE != BFIN_BOOT_BYPASS)
1031 bfin_write_EVT1(CONFIG_SYS_MONITOR_BASE);
Mike Frysingera48e0ed2009-04-24 23:39:41 -04001032#endif
Mike Frysinger99593682008-10-18 04:04:49 -04001033
Mike Frysinger94bae5c2008-03-30 15:46:13 -04001034 serial_putc('>');
1035 serial_putc('\n');
1036
1037 serial_deinit();
1038}