blob: acee4e89857df7c2d07de2eb186935d01f531076 [file] [log] [blame]
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +09001/*
2 * Configuation settings for the Renesas Technology RSK 7203
3 *
4 * Copyright (C) 2008 Nobuhiro Iwamatsu
5 * Copyright (C) 2008 Renesas Solutions Corp.
6 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +09008 */
9
10#ifndef __RSK7203_H
11#define __RSK7203_H
12
13#undef DEBUG
14#define CONFIG_SH 1
15#define CONFIG_SH2 1
16#define CONFIG_SH2A 1
17#define CONFIG_CPU_SH7203 1
18#define CONFIG_RSK7203 1
19
20#define CONFIG_CMD_FLASH
21#define CONFIG_CMD_NET
22#define CONFIG_CMD_NFS
23#define CONFIG_CMD_PING
Mike Frysinger78dcaf42009-01-28 19:08:14 -050024#define CONFIG_CMD_SAVEENV
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +090025#define CONFIG_CMD_SDRAM
26#define CONFIG_CMD_MEMORY
27#define CONFIG_CMD_CACHE
28
29#define CONFIG_BAUDRATE 115200
30#define CONFIG_BOOTARGS "console=ttySC0,115200"
31#define CONFIG_LOADADDR 0x0C100000 /* RSK7203_SDRAM_BASE + 1MB */
32
33#define CONFIG_VERSION_VARIABLE
34#undef CONFIG_SHOW_BOOT_PROGRESS
35
36/* MEMORY */
37#define RSK7203_SDRAM_BASE 0x0C000000
38#define RSK7203_FLASH_BASE_1 0x20000000 /* Non cache */
39#define RSK7203_FLASH_BANK_SIZE (4 * 1024 * 1024)
40
Nobuhiro Iwamatsu1ca69d82011-01-17 20:51:55 +090041#define CONFIG_SYS_TEXT_BASE 0x0C7C0000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020042#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020043#define CONFIG_SYS_CBSIZE 256 /* Buffer size for input from the Console */
44#define CONFIG_SYS_PBSIZE 256 /* Buffer size for Console output */
45#define CONFIG_SYS_MAXARGS 16 /* max args accepted for monitor commands */
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +090046/* Buffer size for Boot Arguments passed to kernel */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047#define CONFIG_SYS_BARGSIZE 512
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +090048/* List of legal baudrate settings for this board */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020049#define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +090050
51/* SCIF */
Nobuhiro Iwamatsu0852dbe2008-08-28 14:52:23 +090052#define CONFIG_SCIF_CONSOLE 1
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +090053#define CONFIG_CONS_SCIF0 1
54
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055#define CONFIG_SYS_MEMTEST_START RSK7203_SDRAM_BASE
56#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (3 * 1024 * 1024))
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +090057
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020058#define CONFIG_SYS_SDRAM_BASE RSK7203_SDRAM_BASE
59#define CONFIG_SYS_SDRAM_SIZE (32 * 1024 * 1024)
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +090060
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020061#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 1024 * 1024)
62#define CONFIG_SYS_MONITOR_BASE RSK7203_FLASH_BASE_1
63#define CONFIG_SYS_MONITOR_LEN (128 * 1024)
64#define CONFIG_SYS_MALLOC_LEN (256 * 1024)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +090066
67/* FLASH */
Nobuhiro Iwamatsu0852dbe2008-08-28 14:52:23 +090068#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069#define CONFIG_SYS_FLASH_CFI
70#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
71#undef CONFIG_SYS_FLASH_QUIET_TEST
72#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
73#define CONFIG_SYS_FLASH_BASE RSK7203_FLASH_BASE_1
74#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
75#define CONFIG_SYS_MAX_FLASH_SECT 64
76#define CONFIG_SYS_MAX_FLASH_BANKS 1
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +090077
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +020078#define CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020079#define CONFIG_ENV_SECT_SIZE (64 * 1024)
80#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020081#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
82#define CONFIG_SYS_FLASH_ERASE_TOUT 12000
83#define CONFIG_SYS_FLASH_WRITE_TOUT 500
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +090084
85/* Board Clock */
86#define CONFIG_SYS_CLK_FREQ 33333333
Nobuhiro Iwamatsue6984492013-08-21 16:11:21 +090087#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
88#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +090089#define CMT_CLK_DIVIDER 32 /* 8 (default), 32, 128 or 512 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_HZ (CONFIG_SYS_CLK_FREQ / CMT_CLK_DIVIDER)
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +090091
Nobuhiro Iwamatsufe3d92e2008-10-14 11:10:59 +090092/* Network interface */
Ben Warrenfbfdd3a2009-07-20 22:01:11 -070093#define CONFIG_SMC911X
94#define CONFIG_SMC911X_16_BIT
95#define CONFIG_SMC911X_BASE (0x24000000)
Nobuhiro Iwamatsufe3d92e2008-10-14 11:10:59 +090096
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +090097#endif /* __RSK7203_H */