blob: 4a61d7c759400ed19946f0e24661d2a783532312 [file] [log] [blame]
wdenk384ae022002-11-05 00:17:55 +00001/*
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +02002 * (C) Copyright 2000-2008
wdenk384ae022002-11-05 00:17:55 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC860 1 /* This is a MPC860 CPU */
37#define CONFIG_FPS860L 1 /* ...on a FingerPrint Sensor */
38
39#undef CONFIG_8xx_CONS_SMC1
40#define CONFIG_8xx_CONS_SMC2 1 /* Console is on SMC2 */
41#undef CONFIG_8xx_CONS_NONE
42#define CONFIG_BAUDRATE 115200
Wolfgang Denk64ab5182007-09-16 02:39:35 +020043
44#define CONFIG_BOOTCOUNT_LIMIT
45
wdenk384ae022002-11-05 00:17:55 +000046#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenk384ae022002-11-05 00:17:55 +000047
wdenk384ae022002-11-05 00:17:55 +000048#define CONFIG_BOARD_TYPES 1 /* support board types */
49
Wolfgang Denk1baed662008-03-03 12:16:44 +010050#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
Wolfgang Denk64ab5182007-09-16 02:39:35 +020051
52#undef CONFIG_BOOTARGS
53
54#define CONFIG_EXTRA_ENV_SETTINGS \
55 "netdev=eth0\0" \
56 "nfsargs=setenv bootargs root=/dev/nfs rw " \
57 "nfsroot=${serverip}:${rootpath}\0" \
58 "ramargs=setenv bootargs root=/dev/ram rw\0" \
59 "addip=setenv bootargs ${bootargs} " \
60 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
61 ":${hostname}:${netdev}:off panic=1\0" \
62 "flash_nfs=run nfsargs addip;" \
63 "bootm ${kernel_addr}\0" \
64 "flash_self=run ramargs addip;" \
65 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
66 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
67 "rootpath=/opt/eldk/ppc_8xx\0" \
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +020068 "hostname=FPS860L\0" \
69 "bootfile=FPS860L/uImage\0" \
Wolfgang Denk64ab5182007-09-16 02:39:35 +020070 "fdt_addr=40040000\0" \
71 "kernel_addr=40060000\0" \
72 "ramdisk_addr=40200000\0" \
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +020073 "u-boot=FPS860L/u-image.bin\0" \
74 "load=tftp 200000 ${u-boot}\0" \
75 "update=prot off 40000000 +${filesize};" \
76 "era 40000000 +${filesize};" \
77 "cp.b 200000 40000000 ${filesize};" \
78 "sete filesize;save\0" \
Wolfgang Denk64ab5182007-09-16 02:39:35 +020079 ""
80#define CONFIG_BOOTCOMMAND "run flash_self"
wdenk384ae022002-11-05 00:17:55 +000081
82#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020083#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenk384ae022002-11-05 00:17:55 +000084
85#undef CONFIG_WATCHDOG /* watchdog disabled */
86
Jon Loeliger1cb2cb62007-07-09 21:16:53 -050087/*
88 * BOOTP options
89 */
90#define CONFIG_BOOTP_SUBNETMASK
91#define CONFIG_BOOTP_GATEWAY
92#define CONFIG_BOOTP_HOSTNAME
93#define CONFIG_BOOTP_BOOTPATH
94#define CONFIG_BOOTP_BOOTFILESIZE
95#define CONFIG_BOOTP_SUBNETMASK
96#define CONFIG_BOOTP_GATEWAY
97#define CONFIG_BOOTP_HOSTNAME
98#define CONFIG_BOOTP_NISDOMAIN
99#define CONFIG_BOOTP_BOOTPATH
100#define CONFIG_BOOTP_DNS
101#define CONFIG_BOOTP_DNS2
102#define CONFIG_BOOTP_SEND_HOSTNAME
103#define CONFIG_BOOTP_NTPSERVER
104#define CONFIG_BOOTP_TIMEOFFSET
wdenk384ae022002-11-05 00:17:55 +0000105
106#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
107
Jon Loeliger257c3c72007-07-07 21:04:26 -0500108/*
109 * Command line configuration.
110 */
111#include <config_cmd_default.h>
Wolfgang Denk64ab5182007-09-16 02:39:35 +0200112
Jon Loeliger257c3c72007-07-07 21:04:26 -0500113#define CONFIG_CMD_ASKENV
114#define CONFIG_CMD_DATE
115#define CONFIG_CMD_DHCP
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +0200116#define CONFIG_CMD_JFFS2
Jon Loeliger257c3c72007-07-07 21:04:26 -0500117#define CONFIG_CMD_NFS
118#define CONFIG_CMD_SNTP
119
wdenk384ae022002-11-05 00:17:55 +0000120
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +0200121#define CONFIG_NETCONSOLE
122
123
wdenk384ae022002-11-05 00:17:55 +0000124/*
125 * Miscellaneous configurable options
126 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127#define CONFIG_SYS_LONGHELP /* undef to save memory */
128#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Wolfgang Denk64ab5182007-09-16 02:39:35 +0200129
130#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
132#ifdef CONFIG_SYS_HUSH_PARSER
133#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Wolfgang Denk64ab5182007-09-16 02:39:35 +0200134#endif
135
Jon Loeliger257c3c72007-07-07 21:04:26 -0500136#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk384ae022002-11-05 00:17:55 +0000138#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200139#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk384ae022002-11-05 00:17:55 +0000140#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
142#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
143#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk384ae022002-11-05 00:17:55 +0000144
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
146#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenk384ae022002-11-05 00:17:55 +0000147
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk384ae022002-11-05 00:17:55 +0000149
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk384ae022002-11-05 00:17:55 +0000151
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenk384ae022002-11-05 00:17:55 +0000153
154/*
155 * Low Level Configuration Settings
156 * (address mappings, register initial values, etc.)
157 * You should know what you are doing if you make changes here.
158 */
159/*-----------------------------------------------------------------------
160 * Internal Memory Mapped Register
161 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_IMMR 0xFFF00000
wdenk384ae022002-11-05 00:17:55 +0000163
164/*-----------------------------------------------------------------------
165 * Definitions for initial stack pointer and data area (in DPRAM)
166 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
168#define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
169#define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
170#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
171#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk384ae022002-11-05 00:17:55 +0000172
173/*-----------------------------------------------------------------------
174 * Start addresses for the final memory configuration
175 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk384ae022002-11-05 00:17:55 +0000177 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_SDRAM_BASE 0x00000000
179#define CONFIG_SYS_FLASH_BASE 0x40000000
180#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
181#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
182#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenk384ae022002-11-05 00:17:55 +0000183
184/*
185 * For booting Linux, the board info and command line data
186 * have to be in the first 8 MB of memory, since this is
187 * the maximum mapped by the Linux kernel during initialization.
188 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk384ae022002-11-05 00:17:55 +0000190
191/*-----------------------------------------------------------------------
192 * FLASH organization
193 */
wdenk384ae022002-11-05 00:17:55 +0000194
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +0200195/* use CFI flash driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200197#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE+flash_info[0].size }
199#define CONFIG_SYS_FLASH_EMPTY_INFO
200#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
201#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
202#define CONFIG_SYS_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
wdenk384ae022002-11-05 00:17:55 +0000203
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200204#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200205#define CONFIG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
206#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
wdenk384ae022002-11-05 00:17:55 +0000207
208/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200209#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SIZE)
210#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
wdenk384ae022002-11-05 00:17:55 +0000211
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200212#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +0200213
Wolfgang Denk8d82cc02008-09-16 18:02:19 +0200214#define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */
215
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +0200216/*-----------------------------------------------------------------------
217 * Dynamic MTD partition support
218 */
Stefan Roeseb1423dd2009-03-19 13:30:36 +0100219#define CONFIG_CMD_MTDPARTS
Stefan Roese5dc958f2009-05-12 14:32:58 +0200220#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
221#define CONFIG_FLASH_CFI_MTD
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +0200222#define MTDIDS_DEFAULT "nor0=TQM8xxL-0"
223
224#define MTDPARTS_DEFAULT "mtdparts=TQM8xxL-0:256k(u-boot)," \
225 "128k(dtb)," \
226 "1664k(kernel)," \
227 "2m(rootfs)," \
Wolfgang Denk1ec16772008-08-12 16:08:38 +0200228 "4m(data)"
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +0200229
wdenk384ae022002-11-05 00:17:55 +0000230/*-----------------------------------------------------------------------
231 * Hardware Information Block
232 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233#define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
234#define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
235#define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
wdenk384ae022002-11-05 00:17:55 +0000236
237/*-----------------------------------------------------------------------
238 * Cache Configuration
239 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeliger257c3c72007-07-07 21:04:26 -0500241#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenk384ae022002-11-05 00:17:55 +0000243#endif
244
245/*-----------------------------------------------------------------------
246 * SYPCR - System Protection Control 11-9
247 * SYPCR can only be written once after reset!
248 *-----------------------------------------------------------------------
249 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
250 */
251#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenk384ae022002-11-05 00:17:55 +0000253 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
254#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
wdenk384ae022002-11-05 00:17:55 +0000256#endif
257
258/*-----------------------------------------------------------------------
259 * SIUMCR - SIU Module Configuration 11-6
260 *-----------------------------------------------------------------------
261 * PCMCIA config., multi-function pin tri-state
262 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200263#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
wdenk384ae022002-11-05 00:17:55 +0000264
265/*-----------------------------------------------------------------------
266 * TBSCR - Time Base Status and Control 11-26
267 *-----------------------------------------------------------------------
268 * Clear Reference Interrupt Status, Timebase freezing enabled
269 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200270#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
wdenk384ae022002-11-05 00:17:55 +0000271
272/*-----------------------------------------------------------------------
273 * RTCSC - Real-Time Clock Status and Control Register 11-27
274 *-----------------------------------------------------------------------
275 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200276#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
wdenk384ae022002-11-05 00:17:55 +0000277
278/*-----------------------------------------------------------------------
279 * PISCR - Periodic Interrupt Status and Control 11-31
280 *-----------------------------------------------------------------------
281 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
282 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200283#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenk384ae022002-11-05 00:17:55 +0000284
285/*-----------------------------------------------------------------------
286 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
287 *-----------------------------------------------------------------------
288 * Reset PLL lock status sticky bit, timer expired status bit and timer
289 * interrupt status bit - leave PLL multiplication factor unchanged !
290 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200291#define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
wdenk384ae022002-11-05 00:17:55 +0000292
293/*-----------------------------------------------------------------------
294 * SCCR - System Clock and reset Control Register 15-27
295 *-----------------------------------------------------------------------
296 * Set clock output, timebase and RTC source and divider,
297 * power management and some other internal clocks
298 */
299#define SCCR_MASK SCCR_EBDF11
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200300#define CONFIG_SYS_SCCR (SCCR_TBS | \
wdenk384ae022002-11-05 00:17:55 +0000301 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
302 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
303 SCCR_DFALCD00)
304
305/*-----------------------------------------------------------------------
306 * PCMCIA stuff
307 *-----------------------------------------------------------------------
308 *
309 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200310#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
311#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
312#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
313#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
314#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
315#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
316#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
317#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
wdenk384ae022002-11-05 00:17:55 +0000318
319/*-----------------------------------------------------------------------
320 *
321 *-----------------------------------------------------------------------
322 *
323 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200324#define CONFIG_SYS_DER 0
wdenk384ae022002-11-05 00:17:55 +0000325
326/*
327 * Init Memory Controller:
328 *
329 * BR0/1 and OR0/1 (FLASH)
330 */
331
332#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
333#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
334
335/* used to re-map FLASH both when starting from SRAM or FLASH:
336 * restrict access enough to keep SRAM working (if any)
337 * but not too much to meddle with FLASH accesses
338 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200339#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
340#define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
wdenk384ae022002-11-05 00:17:55 +0000341
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +0200342/*
343 * FLASH timing:
344 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200345#define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +0200346 OR_SCY_3_CLK | OR_EHTR | OR_BI)
wdenk384ae022002-11-05 00:17:55 +0000347
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200348#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
349#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
350#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
wdenk384ae022002-11-05 00:17:55 +0000351
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200352#define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
353#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
354#define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
wdenk384ae022002-11-05 00:17:55 +0000355
356/*
357 * BR2/3 and OR2/3 (SDRAM)
358 *
359 */
360#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
361#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
362#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
363
364/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200365#define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
wdenk384ae022002-11-05 00:17:55 +0000366
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200367#define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
368#define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
wdenk384ae022002-11-05 00:17:55 +0000369
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200370#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
371#define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
wdenk384ae022002-11-05 00:17:55 +0000372
373/*
374 * Memory Periodic Timer Prescaler
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +0200375 *
376 * The Divider for PTA (refresh timer) configuration is based on an
377 * example SDRAM configuration (64 MBit, one bank). The adjustment to
378 * the number of chip selects (NCS) and the actually needed refresh
379 * rate is done by setting MPTPR.
380 *
381 * PTA is calculated from
382 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
383 *
384 * gclk CPU clock (not bus clock!)
385 * Trefresh Refresh cycle * 4 (four word bursts used)
386 *
387 * 4096 Rows from SDRAM example configuration
388 * 1000 factor s -> ms
389 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
390 * 4 Number of refresh cycles per period
391 * 64 Refresh cycle in ms per number of rows
392 * --------------------------------------------
393 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
394 *
395 * 50 MHz => 50.000.000 / Divider = 98
396 * 66 Mhz => 66.000.000 / Divider = 129
397 * 80 Mhz => 80.000.000 / Divider = 156
wdenk384ae022002-11-05 00:17:55 +0000398 */
399
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200400#define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
401#define CONFIG_SYS_MAMR_PTA 98
wdenk384ae022002-11-05 00:17:55 +0000402
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +0200403/*
404 * For 16 MBit, refresh rates could be 31.3 us
405 * (= 64 ms / 2K = 125 / quad bursts).
406 * For a simpler initialization, 15.6 us is used instead.
407 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200408 * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
409 * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +0200410 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200411#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
412#define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
wdenk384ae022002-11-05 00:17:55 +0000413
414/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200415#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
416#define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
wdenk384ae022002-11-05 00:17:55 +0000417
418/*
419 * MAMR settings for SDRAM
420 */
421
422/* 8 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200423#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenk384ae022002-11-05 00:17:55 +0000424 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
425 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
426/* 9 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200427#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenk384ae022002-11-05 00:17:55 +0000428 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
429 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
430
431
432/*
433 * Internal Definitions
434 *
435 * Boot Flags
436 */
437#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
438#define BOOTFLAG_WARM 0x02 /* Software reboot */
439
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +0200440#define CONFIG_SCC1_ENET
441
wdenk384ae022002-11-05 00:17:55 +0000442#endif /* __CONFIG_H */