blob: 77724336d62c1c7dc5be5a39dfb3927a7606b9c0 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Mingkai Hu0e58b512015-10-26 19:47:50 +08002/*
3 * Copyright 2014-2015 Freescale Semiconductor, Inc.
Mingkai Hu0e58b512015-10-26 19:47:50 +08004 */
5
6#include <common.h>
Simon Glass85d65312019-12-28 10:44:58 -07007#include <clock_legacy.h>
Simon Glass1d91ba72019-11-14 12:57:37 -07008#include <cpu_func.h>
Simon Glass79fd2142019-08-01 09:46:43 -06009#include <env.h>
Simon Glass2dc9c342020-05-10 11:40:01 -060010#include <image.h>
Simon Glass97589732020-05-10 11:40:02 -060011#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060012#include <log.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080013#include <spl.h>
Simon Glass274e0b02020-05-10 11:39:56 -060014#include <asm/cache.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080015#include <asm/io.h>
16#include <fsl_ifc.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080017#include <i2c.h>
York Sunf2aaf842017-05-15 08:52:00 -070018#include <fsl_csu.h>
19#include <asm/arch/fdt.h>
20#include <asm/arch/ppa.h>
York Sunbb7d3422018-06-26 14:48:28 -070021#include <asm/arch/soc.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080022
23DECLARE_GLOBAL_DATA_PTR;
24
25u32 spl_boot_device(void)
26{
27#ifdef CONFIG_SPL_MMC_SUPPORT
28 return BOOT_DEVICE_MMC1;
29#endif
30#ifdef CONFIG_SPL_NAND_SUPPORT
31 return BOOT_DEVICE_NAND;
32#endif
York Sun3e512d82018-06-26 14:48:29 -070033#ifdef CONFIG_QSPI_BOOT
34 return BOOT_DEVICE_NOR;
35#endif
Mingkai Hu0e58b512015-10-26 19:47:50 +080036 return 0;
37}
38
Mingkai Hu0e58b512015-10-26 19:47:50 +080039#ifdef CONFIG_SPL_BUILD
Ruchika Guptad6b89202017-04-17 18:07:17 +053040
41void spl_board_init(void)
42{
Udit Agarwal22ec2382019-11-07 16:11:32 +000043#if defined(CONFIG_NXP_ESBC) && defined(CONFIG_FSL_LSCH2)
Ruchika Guptad6b89202017-04-17 18:07:17 +053044 /*
45 * In case of Secure Boot, the IBR configures the SMMU
46 * to allow only Secure transactions.
47 * SMMU must be reset in bypass mode.
48 * Set the ClientPD bit and Clear the USFCFG Bit
49 */
50 u32 val;
51 val = (in_le32(SMMU_SCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
52 out_le32(SMMU_SCR0, val);
53 val = (in_le32(SMMU_NSCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
54 out_le32(SMMU_NSCR0, val);
55#endif
York Sunf2aaf842017-05-15 08:52:00 -070056#ifdef CONFIG_LAYERSCAPE_NS_ACCESS
57 enable_layerscape_ns_access();
58#endif
59#ifdef CONFIG_SPL_FSL_LS_PPA
60 ppa_init();
61#endif
Ruchika Guptad6b89202017-04-17 18:07:17 +053062}
63
Mingkai Hu0e58b512015-10-26 19:47:50 +080064void board_init_f(ulong dummy)
65{
York Sunafe58b12018-06-26 14:26:02 -070066 icache_enable();
Mingkai Hu0e58b512015-10-26 19:47:50 +080067 /* Clear global data */
68 memset((void *)gd, 0, sizeof(gd_t));
Mingkai Hu0e58b512015-10-26 19:47:50 +080069 board_early_init_f();
70 timer_init();
York Sun4ce6fbf2017-03-27 11:41:01 -070071#ifdef CONFIG_ARCH_LS2080A
Mingkai Hu0e58b512015-10-26 19:47:50 +080072 env_init();
73#endif
74 get_clocks();
75
76 preloader_console_init();
York Suna34ca5f2017-09-28 08:42:10 -070077 spl_set_bd();
Mingkai Hu0e58b512015-10-26 19:47:50 +080078
Biwen Lia8c4e1f2019-12-31 15:33:38 +080079#ifdef CONFIG_SYS_I2C
Mingkai Hu0e58b512015-10-26 19:47:50 +080080#ifdef CONFIG_SPL_I2C_SUPPORT
81 i2c_init_all();
82#endif
Biwen Lia8c4e1f2019-12-31 15:33:38 +080083#endif
Rajesh Bhagatf7716782018-01-17 16:13:08 +053084#ifdef CONFIG_VID
85 init_func_vid();
86#endif
Mingkai Hu0e58b512015-10-26 19:47:50 +080087 dram_init();
York Sunf2aaf842017-05-15 08:52:00 -070088#ifdef CONFIG_SPL_FSL_LS_PPA
89#ifndef CONFIG_SYS_MEM_RESERVE_SECURE
90#error Need secure RAM for PPA
Mingkai Hu0e58b512015-10-26 19:47:50 +080091#endif
York Sunf2aaf842017-05-15 08:52:00 -070092 /*
93 * Secure memory location is determined in dram_init_banksize().
94 * gd->ram_size is deducted by the size of secure ram.
95 */
96 dram_init_banksize();
97
98 /*
99 * After dram_init_bank_size(), we know U-Boot only uses the first
100 * memory bank regardless how big the memory is.
101 */
102 gd->ram_top = gd->bd->bi_dram[0].start + gd->bd->bi_dram[0].size;
103
104 /*
105 * If PPA is loaded, U-Boot will resume running at EL2.
106 * Cache and MMU will be enabled. Need a place for TLB.
107 * U-Boot will be relocated to the end of available memory
108 * in first bank. At this point, we cannot know how much
109 * memory U-Boot uses. Put TLB table lower by SPL_TLB_SETBACK
110 * to avoid overlapping. As soon as the RAM version U-Boot sets
111 * up new MMU, this space is no longer needed.
112 */
113 gd->ram_top -= SPL_TLB_SETBACK;
114 gd->arch.tlb_size = PGTABLE_SIZE;
115 gd->arch.tlb_addr = (gd->ram_top - gd->arch.tlb_size) & ~(0x10000 - 1);
116 gd->arch.tlb_allocated = gd->arch.tlb_addr;
117#endif /* CONFIG_SPL_FSL_LS_PPA */
York Sunbb7d3422018-06-26 14:48:28 -0700118#if defined(CONFIG_QSPI_AHB_INIT) && defined(CONFIG_QSPI_BOOT)
119 qspi_ahb_init();
120#endif
York Sunf2aaf842017-05-15 08:52:00 -0700121}
York Sunffea3e62017-09-28 08:42:14 -0700122
123#ifdef CONFIG_SPL_OS_BOOT
124/*
125 * Return
126 * 0 if booting into OS is selected
127 * 1 if booting into U-Boot is selected
128 */
129int spl_start_uboot(void)
130{
131 env_init();
132 if (env_get_yesno("boot_os") != 0)
133 return 0;
134
135 return 1;
136}
137#endif /* CONFIG_SPL_OS_BOOT */
138#ifdef CONFIG_SPL_LOAD_FIT
Michael Wallea08e7132019-11-24 21:13:21 +0100139__weak int board_fit_config_name_match(const char *name)
York Sunffea3e62017-09-28 08:42:14 -0700140{
141 /* Just empty function now - can't decide what to choose */
142 debug("%s: %s\n", __func__, name);
143
144 return 0;
145}
146#endif
York Sunf2aaf842017-05-15 08:52:00 -0700147#endif /* CONFIG_SPL_BUILD */