blob: 74f4dfc55d22ee1e825a6632f317e5debcd5a1b9 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Stefan Roese181e06b2012-05-30 22:59:08 +00002/*
Patrice Chotard9be60882017-10-23 09:54:00 +02003 * Copyright (C) 2009, STMicroelectronics - All Rights Reserved
4 * Author(s): Vipin Kumar, <vipin.kumar@st.com> for STMicroelectronics.
Stefan Roese181e06b2012-05-30 22:59:08 +00005 *
Stefan Roese7618ad02015-08-18 09:27:17 +02006 * Copyright (C) 2012, 2015 Stefan Roese <sr@denx.de>
Stefan Roese181e06b2012-05-30 22:59:08 +00007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12/*
13 * High Level Configuration Options
14 * (easy to change)
15 */
16#define CONFIG_SPEAR600 /* SPEAr600 SoC */
17#define CONFIG_X600 /* on X600 board */
18
19#include <asm/arch/hardware.h>
20
21/* Timer, HZ specific defines */
Stefan Roese181e06b2012-05-30 22:59:08 +000022#define CONFIG_SYS_HZ_CLOCK 8300000
23
Stefan Roese181e06b2012-05-30 22:59:08 +000024#define CONFIG_SYS_FLASH_BASE 0xf8000000
25/* Reserve 8KiB for SPL */
26#define CONFIG_SPL_PAD_TO 8192 /* decimal for 'dd' */
27#define CONFIG_SYS_SPL_LEN CONFIG_SPL_PAD_TO
28#define CONFIG_SYS_UBOOT_BASE (CONFIG_SYS_FLASH_BASE + \
29 CONFIG_SYS_SPL_LEN)
Stefan Roesea3b29862015-08-18 09:27:20 +020030#define CONFIG_SYS_UBOOT_START CONFIG_SYS_TEXT_BASE
Stefan Roese181e06b2012-05-30 22:59:08 +000031#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
32#define CONFIG_SYS_MONITOR_LEN 0x60000
33
Stefan Roese181e06b2012-05-30 22:59:08 +000034/* Serial Configuration (PL011) */
35#define CONFIG_SYS_SERIAL0 0xD0000000
36#define CONFIG_SYS_SERIAL1 0xD0080000
37#define CONFIG_PL01x_PORTS { (void *)CONFIG_SYS_SERIAL0, \
38 (void *)CONFIG_SYS_SERIAL1 }
Stefan Roese181e06b2012-05-30 22:59:08 +000039#define CONFIG_PL011_CLOCK (48 * 1000 * 1000)
Stefan Roese181e06b2012-05-30 22:59:08 +000040#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, \
41 57600, 115200 }
42#define CONFIG_SYS_LOADS_BAUD_CHANGE
43
44/* NOR FLASH config options */
45#define CONFIG_ST_SMI
46#define CONFIG_SYS_MAX_FLASH_BANKS 1
47#define CONFIG_SYS_FLASH_BANK_SIZE 0x01000000
48#define CONFIG_SYS_FLASH_ADDR_BASE { CONFIG_SYS_FLASH_BASE }
49#define CONFIG_SYS_MAX_FLASH_SECT 128
50#define CONFIG_SYS_FLASH_EMPTY_INFO
51#define CONFIG_SYS_FLASH_ERASE_TOUT (3 * CONFIG_SYS_HZ)
52#define CONFIG_SYS_FLASH_WRITE_TOUT (3 * CONFIG_SYS_HZ)
53
54/* NAND FLASH config options */
55#define CONFIG_NAND_FSMC
56#define CONFIG_SYS_NAND_SELF_INIT
57#define CONFIG_SYS_MAX_NAND_DEVICE 1
58#define CONFIG_SYS_NAND_BASE CONFIG_FSMC_NAND_BASE
59#define CONFIG_MTD_ECC_SOFT
60#define CONFIG_SYS_FSMC_NAND_8BIT
61#define CONFIG_SYS_NAND_ONFI_DETECTION
Stefan Roese6090ad82015-09-02 11:10:59 +020062#define CONFIG_NAND_ECC_BCH
Stefan Roese181e06b2012-05-30 22:59:08 +000063
64/* UBI/UBI config options */
Stefan Roese181e06b2012-05-30 22:59:08 +000065
66/* Ethernet config options */
67#define CONFIG_MII
Stefan Roese181e06b2012-05-30 22:59:08 +000068#define CONFIG_PHY_RESET_DELAY 10000 /* in usec */
Stefan Roese181e06b2012-05-30 22:59:08 +000069
70#define CONFIG_SPEAR_GPIO
71
72/* I2C config options */
Stefan Roeseef6073e2014-10-28 12:12:00 +010073#define CONFIG_SYS_I2C
Alexey Brodkind7e3a0c2014-02-10 12:20:11 +040074#define CONFIG_SYS_I2C_BASE 0xD0200000
Stefan Roese181e06b2012-05-30 22:59:08 +000075#define CONFIG_SYS_I2C_SPEED 400000
76#define CONFIG_SYS_I2C_SLAVE 0x02
77#define CONFIG_I2C_CHIPADDRESS 0x50
78
79#define CONFIG_RTC_M41T62 1
80#define CONFIG_SYS_I2C_RTC_ADDR 0x68
81
82/* FPGA config options */
Stefan Roese181e06b2012-05-30 22:59:08 +000083#define CONFIG_FPGA_COUNT 1
84
Stefan Roesea3b29862015-08-18 09:27:20 +020085/* USB EHCI options */
Stefan Roesea3b29862015-08-18 09:27:20 +020086#define CONFIG_USB_EHCI_SPEAR
Stefan Roesea3b29862015-08-18 09:27:20 +020087#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
88
Stefan Roese181e06b2012-05-30 22:59:08 +000089/*
90 * U-Boot Environment placing definitions.
91 */
92#define CONFIG_ENV_SECT_SIZE 0x00010000
93#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
94 CONFIG_SYS_MONITOR_LEN)
95#define CONFIG_ENV_SIZE 0x02000
96#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + \
97 CONFIG_ENV_SECT_SIZE)
98#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
99
100/* Miscellaneous configurable options */
101#define CONFIG_ARCH_CPU_INIT
Stefan Roese181e06b2012-05-30 22:59:08 +0000102#define CONFIG_BOOT_PARAMS_ADDR 0x00000100
103#define CONFIG_CMDLINE_TAG
Stefan Roese181e06b2012-05-30 22:59:08 +0000104#define CONFIG_SETUP_MEMORY_TAGS
105#define CONFIG_MISC_INIT_R
Stefan Roese181e06b2012-05-30 22:59:08 +0000106#define CONFIG_MX_CYCLIC /* enable mdc/mwc commands */
Stefan Roese181e06b2012-05-30 22:59:08 +0000107
108#define CONFIG_SYS_MEMTEST_START 0x00800000
109#define CONFIG_SYS_MEMTEST_END 0x04000000
Stefan Roesea3b29862015-08-18 09:27:20 +0200110#define CONFIG_SYS_MALLOC_LEN (8 << 20)
Stefan Roese181e06b2012-05-30 22:59:08 +0000111#define CONFIG_SYS_LOAD_ADDR 0x00800000
Stefan Roese181e06b2012-05-30 22:59:08 +0000112
Mario Six790d8442018-03-28 14:38:20 +0200113#define CONFIG_HOSTNAME "x600"
Stefan Roese181e06b2012-05-30 22:59:08 +0000114#define CONFIG_UBI_PART ubi0
115#define CONFIG_UBIFS_VOLUME rootfs
116
Stefan Roese181e06b2012-05-30 22:59:08 +0000117#define CONFIG_EXTRA_ENV_SETTINGS \
118 "u-boot_addr=1000000\0" \
Mario Six790d8442018-03-28 14:38:20 +0200119 "u-boot=" CONFIG_HOSTNAME "/u-boot.spr\0" \
Stefan Roese181e06b2012-05-30 22:59:08 +0000120 "load=tftp ${u-boot_addr} ${u-boot}\0" \
Anatolij Gustschinc9d1bac2014-10-24 20:13:51 +0200121 "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \
122 " +${filesize};" \
123 "erase " __stringify(CONFIG_SYS_MONITOR_BASE) " +${filesize};" \
124 "cp.b ${u-boot_addr} " __stringify(CONFIG_SYS_MONITOR_BASE) \
Stefan Roese181e06b2012-05-30 22:59:08 +0000125 " ${filesize};" \
Anatolij Gustschinc9d1bac2014-10-24 20:13:51 +0200126 "protect on " __stringify(CONFIG_SYS_MONITOR_BASE) \
Stefan Roese181e06b2012-05-30 22:59:08 +0000127 " +${filesize}\0" \
128 "upd=run load update\0" \
Mario Six790d8442018-03-28 14:38:20 +0200129 "ubifs=" CONFIG_HOSTNAME "/ubifs.img\0" \
Anatolij Gustschinc9d1bac2014-10-24 20:13:51 +0200130 "part=" __stringify(CONFIG_UBI_PART) "\0" \
131 "vol=" __stringify(CONFIG_UBIFS_VOLUME) "\0" \
Stefan Roese181e06b2012-05-30 22:59:08 +0000132 "load_ubifs=tftp ${kernel_addr} ${ubifs}\0" \
133 "update_ubifs=ubi part ${part};ubi write ${kernel_addr} ${vol}" \
134 " ${filesize}\0" \
135 "upd_ubifs=run load_ubifs update_ubifs\0" \
136 "init_ubifs=nand erase.part ubi0;ubi part ${part};" \
137 "ubi create ${vol} 4000000\0" \
138 "netdev=eth0\0" \
139 "rootpath=/opt/eldk-4.2/arm\0" \
140 "nfsargs=setenv bootargs root=/dev/nfs rw " \
141 "nfsroot=${serverip}:${rootpath}\0" \
142 "ramargs=setenv bootargs root=/dev/ram rw\0" \
143 "boot_part=0\0" \
144 "altbootcmd=if test $boot_part -eq 0;then " \
145 "echo Switching to partition 1!;" \
146 "setenv boot_part 1;" \
147 "else; " \
148 "echo Switching to partition 0!;" \
149 "setenv boot_part 0;" \
150 "fi;" \
151 "saveenv;boot\0" \
152 "ubifsargs=set bootargs ubi.mtd=ubi${boot_part} " \
153 "root=ubi0:rootfs rootfstype=ubifs\0" \
Mario Six790d8442018-03-28 14:38:20 +0200154 "kernel=" CONFIG_HOSTNAME "/uImage\0" \
Stefan Roese181e06b2012-05-30 22:59:08 +0000155 "kernel_fs=/boot/uImage \0" \
156 "kernel_addr=1000000\0" \
Mario Six790d8442018-03-28 14:38:20 +0200157 "dtb=" CONFIG_HOSTNAME "/" \
158 CONFIG_HOSTNAME ".dtb\0" \
159 "dtb_fs=/boot/" CONFIG_HOSTNAME ".dtb\0" \
Stefan Roese181e06b2012-05-30 22:59:08 +0000160 "dtb_addr=1800000\0" \
161 "load_kernel=tftp ${kernel_addr} ${kernel}\0" \
162 "load_dtb=tftp ${dtb_addr} ${dtb}\0" \
163 "addip=setenv bootargs ${bootargs} " \
164 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
165 ":${hostname}:${netdev}:off panic=1\0" \
166 "addcon=setenv bootargs ${bootargs} console=ttyAMA0," \
167 "${baudrate}\0" \
168 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
169 "net_nfs=run load_dtb load_kernel; " \
170 "run nfsargs addip addcon addmtd addmisc;" \
171 "bootm ${kernel_addr} - ${dtb_addr}\0" \
Tom Rini5ad8e112017-10-22 17:55:07 -0400172 "mtdids=" CONFIG_MTDIDS_DEFAULT "\0" \
173 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
Stefan Roese181e06b2012-05-30 22:59:08 +0000174 "nand_ubifs=run ubifs_mount ubifs_load ubifsargs addip" \
175 " addcon addmisc addmtd;" \
176 "bootm ${kernel_addr} - ${dtb_addr}\0" \
Joe Hershberger108458a2012-11-01 16:54:18 +0000177 "ubifs_mount=ubi part ubi${boot_part};ubifsmount ubi:rootfs\0" \
Stefan Roese181e06b2012-05-30 22:59:08 +0000178 "ubifs_load=ubifsload ${kernel_addr} ${kernel_fs};" \
179 "ubifsload ${dtb_addr} ${dtb_fs};\0" \
180 "nand_ubifs=run ubifs_mount ubifs_load ubifsargs addip addcon " \
181 "addmtd addmisc;bootm ${kernel_addr} - ${dtb_addr}\0" \
182 "bootcmd=run nand_ubifs\0" \
183 "\0"
184
Stefan Roese181e06b2012-05-30 22:59:08 +0000185/* Physical Memory Map */
186#define CONFIG_NR_DRAM_BANKS 1
187#define PHYS_SDRAM_1 0x00000000
188#define PHYS_SDRAM_1_MAXSIZE 0x40000000
189
190#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Stefan Roese7618ad02015-08-18 09:27:17 +0200191#define CONFIG_SRAM_BASE 0xd2800000
192/* Preserve the last 2 lwords for the boot-counter */
193#define CONFIG_SRAM_SIZE ((8 << 10) - 0x8)
194#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SRAM_BASE
195#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SRAM_SIZE
Stefan Roese181e06b2012-05-30 22:59:08 +0000196
197#define CONFIG_SYS_INIT_SP_OFFSET \
198 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
199
200#define CONFIG_SYS_INIT_SP_ADDR \
201 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
202
203/*
204 * SPL related defines
205 */
Stefan Roese7618ad02015-08-18 09:27:17 +0200206#define CONFIG_SPL_TEXT_BASE 0xd2800b00
207#define CONFIG_SPL_MAX_SIZE (CONFIG_SRAM_SIZE - 0xb00)
Stefan Roese181e06b2012-05-30 22:59:08 +0000208#define CONFIG_SPL_START_S_PATH "arch/arm/cpu/arm926ejs/spear"
Stefan Roese181e06b2012-05-30 22:59:08 +0000209
Stefan Roese181e06b2012-05-30 22:59:08 +0000210/*
211 * Please select/define only one of the following
212 * Each definition corresponds to a supported DDR chip.
213 * DDR configuration is based on the following selection
214 */
215#define CONFIG_DDR_MT47H64M16 1
216#define CONFIG_DDR_MT47H32M16 0
217#define CONFIG_DDR_MT47H128M8 0
218
219/*
220 * Synchronous/Asynchronous operation of DDR
221 *
222 * Select CONFIG_DDR_2HCLK for DDR clk = 333MHz, synchronous operation
223 * Select CONFIG_DDR_HCLK for DDR clk = 166MHz, synchronous operation
224 * Select CONFIG_DDR_PLL2 for DDR clk = PLL2, asynchronous operation
225 */
226#define CONFIG_DDR_2HCLK 1
227#define CONFIG_DDR_HCLK 0
228#define CONFIG_DDR_PLL2 0
229
230/*
231 * xxx_BOOT_SUPPORTED macro defines whether a booting type is supported
232 * or not. Modify/Add to only these macros to define new boot types
233 */
234#define USB_BOOT_SUPPORTED 0
235#define PCIE_BOOT_SUPPORTED 0
236#define SNOR_BOOT_SUPPORTED 1
237#define NAND_BOOT_SUPPORTED 1
238#define PNOR_BOOT_SUPPORTED 0
239#define TFTP_BOOT_SUPPORTED 0
240#define UART_BOOT_SUPPORTED 0
241#define SPI_BOOT_SUPPORTED 0
242#define I2C_BOOT_SUPPORTED 0
243#define MMC_BOOT_SUPPORTED 0
244
245#endif /* __CONFIG_H */