blob: 2106f4e5b0432e1fcc815fd39134f0311eae876f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Thomas Weber276ffbd2012-01-28 09:25:46 +00002/*
3 * (C) Copyright 2006-2008
4 * Texas Instruments.
5 * Richard Woodruff <r-woodruff2@ti.com>
6 * Syed Mohammed Khasim <x0khasim@ti.com>
7 *
8 * (C) Copyright 2012
9 * Corscience GmbH & Co. KG
10 * Thomas Weber <weber@corscience.de>
11 *
12 * Configuration settings for the Tricorder board.
Thomas Weber276ffbd2012-01-28 09:25:46 +000013 */
14
15#ifndef __CONFIG_H
16#define __CONFIG_H
17
Tom Rini48157342017-01-25 20:42:35 -050018#define CONFIG_MACH_TYPE MACH_TYPE_TRICORDER
Thomas Weber276ffbd2012-01-28 09:25:46 +000019/*
20 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
21 * 64 bytes before this address should be set aside for u-boot.img's
22 * header. That is 0x800FFFC0--0x80100000 should not be used for any
23 * other needs.
24 */
Thomas Weber276ffbd2012-01-28 09:25:46 +000025
Thomas Weber276ffbd2012-01-28 09:25:46 +000026#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menonfa96c962015-03-09 17:12:04 -050027#include <asm/arch/omap.h>
Thomas Weber276ffbd2012-01-28 09:25:46 +000028
Thomas Weber276ffbd2012-01-28 09:25:46 +000029/* Clock Defines */
30#define V_OSCK 26000000 /* Clock output from T2 */
31#define V_SCLK (V_OSCK >> 1)
32
Thomas Weber276ffbd2012-01-28 09:25:46 +000033#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
34#define CONFIG_SETUP_MEMORY_TAGS
35#define CONFIG_INITRD_TAG
36#define CONFIG_REVISION_TAG
37
Thomas Weber276ffbd2012-01-28 09:25:46 +000038/* Size of malloc() pool */
Bernhard Walle183cbc92012-04-03 00:37:03 +000039#define CONFIG_SYS_MALLOC_LEN (1024*1024)
Thomas Weber276ffbd2012-01-28 09:25:46 +000040
41/* Hardware drivers */
42
43/* NS16550 Configuration */
Thomas Weber276ffbd2012-01-28 09:25:46 +000044#define CONFIG_SYS_NS16550_SERIAL
45#define CONFIG_SYS_NS16550_REG_SIZE (-4)
46#define CONFIG_SYS_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
47
48/* select serial console configuration */
Thomas Weber276ffbd2012-01-28 09:25:46 +000049#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
Thomas Weber276ffbd2012-01-28 09:25:46 +000050#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
51 115200}
52
Thomas Weber276ffbd2012-01-28 09:25:46 +000053/* I2C */
Heiko Schocherf53f2b82013-10-22 11:03:18 +020054#define CONFIG_SYS_I2C
Heiko Schocherf53f2b82013-10-22 11:03:18 +020055
Andreas Bießmann01a3f532013-09-06 15:04:52 +020056
57/* EEPROM */
Andreas Bießmann01a3f532013-09-06 15:04:52 +020058#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
59#define CONFIG_SYS_EEPROM_BUS_NUM 1
Thomas Weber276ffbd2012-01-28 09:25:46 +000060
61/* TWL4030 */
Thomas Weber276ffbd2012-01-28 09:25:46 +000062
63/* Board NAND Info */
Thomas Weber276ffbd2012-01-28 09:25:46 +000064#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
65 /* to access nand at */
66 /* CS0 */
Thomas Weber276ffbd2012-01-28 09:25:46 +000067#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
68 /* devices */
Prabhakar Kushwaha4d2ba172013-10-04 13:47:58 +053069#define CONFIG_SYS_NAND_MAX_OOBFREE 2
70#define CONFIG_SYS_NAND_MAX_ECCPOS 56
Thomas Weber276ffbd2012-01-28 09:25:46 +000071
Thomas Weber276ffbd2012-01-28 09:25:46 +000072/* needed for ubi */
Thomas Weber276ffbd2012-01-28 09:25:46 +000073
Andreas Bießmannd6f3c152013-09-06 15:04:50 +020074/* Environment information (this is the common part) */
Thomas Weber276ffbd2012-01-28 09:25:46 +000075
Thomas Weber276ffbd2012-01-28 09:25:46 +000076
Andreas Bießmann65c8f2c2013-09-06 15:04:53 +020077/* hang() the board on panic() */
Andreas Bießmann65c8f2c2013-09-06 15:04:53 +020078
Andreas Bießmannd6f3c152013-09-06 15:04:50 +020079/* environment placement (for NAND), is different for FLASHCARD but does not
80 * harm there */
Andreas Bießmannd6f3c152013-09-06 15:04:50 +020081#define CONFIG_ENV_OFFSET_REDUND 0x2A0000 /* redundant env start */
Andreas Bießmannd6f3c152013-09-06 15:04:50 +020082#define CONFIG_ENV_RANGE (384 << 10) /* allow badblocks in env */
83
Andreas Bießmann90071f92013-09-06 15:04:48 +020084/* the loadaddr is the same as CONFIG_SYS_LOAD_ADDR, unfortunately the defiend
85 * value can not be used here! */
86#define CONFIG_LOADADDR 0x82000000
87
Andreas Bießmannd6f3c152013-09-06 15:04:50 +020088#define CONFIG_COMMON_ENV_SETTINGS \
Thomas Weber276ffbd2012-01-28 09:25:46 +000089 "console=ttyO2,115200n8\0" \
Thomas Weber1dd2f8e2012-02-13 03:16:53 +000090 "mmcdev=0\0" \
Thomas Weberc9279302013-09-06 15:04:46 +020091 "vram=3M\0" \
Thomas Weber276ffbd2012-01-28 09:25:46 +000092 "defaultdisplay=lcd\0" \
Andreas Bießmannd6f3c152013-09-06 15:04:50 +020093 "kernelopts=mtdoops.mtddev=3\0" \
Tom Rini5ad8e112017-10-22 17:55:07 -040094 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
95 "mtdids=" CONFIG_MTDIDS_DEFAULT "\0" \
Thomas Weber276ffbd2012-01-28 09:25:46 +000096 "commonargs=" \
97 "setenv bootargs console=${console} " \
Andreas Bießmannda6087a2013-09-06 15:04:47 +020098 "${mtdparts} " \
Andreas Bießmannd6f3c152013-09-06 15:04:50 +020099 "${kernelopts} " \
100 "vt.global_cursor_default=0 " \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000101 "vram=${vram} " \
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200102 "omapdss.def_disp=${defaultdisplay}\0"
103
104#define CONFIG_BOOTCOMMAND "run autoboot"
105
106/* specific environment settings for different use cases
107 * FLASHCARD: used to run a rdimage from sdcard to program the device
108 * 'NORMAL': used to boot kernel from sdcard, nand, ...
109 *
110 * The main aim for the FLASHCARD skin is to have an embedded environment
111 * which will not be influenced by any data already on the device.
112 */
113#ifdef CONFIG_FLASHCARD
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200114/* the rdaddr is 16 MiB before the loadaddr */
115#define CONFIG_ENV_RDADDR "rdaddr=0x81000000\0"
116
117#define CONFIG_EXTRA_ENV_SETTINGS \
118 CONFIG_COMMON_ENV_SETTINGS \
119 CONFIG_ENV_RDADDR \
120 "autoboot=" \
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200121 "run commonargs; " \
122 "setenv bootargs ${bootargs} " \
123 "flashy_updateimg=/dev/mmcblk0p1:corscience_update.img " \
124 "rdinit=/sbin/init; " \
125 "mmc dev ${mmcdev}; mmc rescan; " \
126 "fatload mmc ${mmcdev} ${loadaddr} uImage; " \
127 "fatload mmc ${mmcdev} ${rdaddr} uRamdisk; " \
128 "bootm ${loadaddr} ${rdaddr}\0"
129
130#else /* CONFIG_FLASHCARD */
131
132#define CONFIG_ENV_OVERWRITE /* allow to overwrite serial and ethaddr */
133
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200134#define CONFIG_EXTRA_ENV_SETTINGS \
135 CONFIG_COMMON_ENV_SETTINGS \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000136 "mmcargs=" \
137 "run commonargs; " \
138 "setenv bootargs ${bootargs} " \
139 "root=/dev/mmcblk0p2 " \
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200140 "rootwait " \
141 "rw\0" \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000142 "nandargs=" \
143 "run commonargs; " \
144 "setenv bootargs ${bootargs} " \
Bernhard Walle2dd62f72012-04-03 00:37:04 +0000145 "root=ubi0:root " \
Andreas Bießmannda6087a2013-09-06 15:04:47 +0200146 "ubi.mtd=7 " \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000147 "rootfstype=ubifs " \
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200148 "ro\0" \
Thomas Weber1dd2f8e2012-02-13 03:16:53 +0000149 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000150 "bootscript=echo Running bootscript from mmc ...; " \
151 "source ${loadaddr}\0" \
Thomas Weber1dd2f8e2012-02-13 03:16:53 +0000152 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000153 "mmcboot=echo Booting from mmc ...; " \
154 "run mmcargs; " \
155 "bootm ${loadaddr}\0" \
Andreas Bießmannce19bed2013-09-06 15:04:51 +0200156 "loaduimage_ubi=ubi part ubi; " \
Joe Hershberger108458a2012-11-01 16:54:18 +0000157 "ubifsmount ubi:root; " \
Bernhard Walle2dd62f72012-04-03 00:37:04 +0000158 "ubifsload ${loadaddr} /boot/uImage\0" \
Andreas Bießmann111c7b02013-09-06 15:04:57 +0200159 "loaduimage_nand=nand read ${loadaddr} kernel 0x500000\0" \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000160 "nandboot=echo Booting from nand ...; " \
161 "run nandargs; " \
Andreas Bießmann111c7b02013-09-06 15:04:57 +0200162 "run loaduimage_nand; " \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000163 "bootm ${loadaddr}\0" \
Andrew Bradforde1c7c8a2012-10-01 05:06:52 +0000164 "autoboot=mmc dev ${mmcdev}; if mmc rescan; then " \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000165 "if run loadbootscript; then " \
166 "run bootscript; " \
167 "else " \
168 "if run loaduimage; then " \
169 "run mmcboot; " \
170 "else run nandboot; " \
171 "fi; " \
172 "fi; " \
173 "else run nandboot; fi\0"
174
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200175#endif /* CONFIG_FLASHCARD */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000176
177/* Miscellaneous configurable options */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000178#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000179
Thomas Webere2406c12013-09-06 15:04:56 +0200180#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0 + 0x00000000)
Thomas Weber276ffbd2012-01-28 09:25:46 +0000181#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
Thomas Webere2406c12013-09-06 15:04:56 +0200182 0x07000000) /* 112 MB */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000183
184#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0 + 0x02000000)
185
186/*
187 * OMAP3 has 12 GP timers, they can be driven by the system clock
188 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
189 * This rate is divided by a local divisor.
190 */
191#define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
192#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000193
Thomas Weber276ffbd2012-01-28 09:25:46 +0000194/* Physical Memory Map */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000195#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Thomas Weber276ffbd2012-01-28 09:25:46 +0000196#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
197
198/* NAND and environment organization */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000199#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
200
Thomas Weber276ffbd2012-01-28 09:25:46 +0000201#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
202#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
203#define CONFIG_SYS_INIT_RAM_SIZE 0x800
204#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
205 CONFIG_SYS_INIT_RAM_SIZE - \
206 GENERATED_GBL_DATA_SIZE)
207
208/* SRAM config */
209#define CONFIG_SYS_SRAM_START 0x40200000
210#define CONFIG_SYS_SRAM_SIZE 0x10000
211
212/* Defines for SPL */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000213
Scott Woodc352a0c2012-09-20 19:09:07 -0500214#define CONFIG_SPL_NAND_BASE
215#define CONFIG_SPL_NAND_DRIVERS
216#define CONFIG_SPL_NAND_ECC
Guillaume GARDET602a16c2014-10-15 17:53:11 +0200217#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Paul Kocialkowski341e8cd2014-11-08 23:14:55 +0100218#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
Thomas Weber276ffbd2012-01-28 09:25:46 +0000219
Tom Rinicfff4aa2016-08-26 13:30:43 -0400220#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
221 CONFIG_SPL_TEXT_BASE)
Thomas Weber276ffbd2012-01-28 09:25:46 +0000222
223#define CONFIG_SPL_BSS_START_ADDR 0x80000000 /*CONFIG_SYS_SDRAM_BASE*/
224#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
225
226/* NAND boot config */
227#define CONFIG_SYS_NAND_5_ADDR_CYCLE
228#define CONFIG_SYS_NAND_PAGE_COUNT 64
229#define CONFIG_SYS_NAND_PAGE_SIZE 2048
230#define CONFIG_SYS_NAND_OOBSIZE 64
231#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
232#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
Andreas Bießmann6bf0b1a2014-04-10 12:52:52 +0200233#define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, \
234 13, 14, 16, 17, 18, 19, 20, 21, 22, \
235 23, 24, 25, 26, 27, 28, 30, 31, 32, \
236 33, 34, 35, 36, 37, 38, 39, 40, 41, \
237 42, 44, 45, 46, 47, 48, 49, 50, 51, \
238 52, 53, 54, 55, 56}
Thomas Weber276ffbd2012-01-28 09:25:46 +0000239
240#define CONFIG_SYS_NAND_ECCSIZE 512
Andreas Bießmannbbf8c932013-04-02 06:05:58 +0000241#define CONFIG_SYS_NAND_ECCBYTES 13
pekon gupta3ef49732013-11-18 19:03:01 +0530242#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_BCH8_CODE_HW_DETECTION_SW
Thomas Weber276ffbd2012-01-28 09:25:46 +0000243
Thomas Weber276ffbd2012-01-28 09:25:46 +0000244#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
245
Andreas Bießmannda6087a2013-09-06 15:04:47 +0200246#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x20000
247#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x100000
Thomas Weber276ffbd2012-01-28 09:25:46 +0000248
249#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
250#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 /* 1 MB */
251
Thomas Webere2406c12013-09-06 15:04:56 +0200252#define CONFIG_SYS_MEMTEST_SCRATCH 0x81000000
Thomas Weber276ffbd2012-01-28 09:25:46 +0000253#endif /* __CONFIG_H */