blob: c7c30d367a332258824f3c7ba84f27e55e9a19b9 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +02002/*
3 * (C) Copyright 2008
4 * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
5 *
6 * Wolfgang Denk <wd@denx.de>
7 * Copyright 2004 Freescale Semiconductor.
8 * (C) Copyright 2002,2003 Motorola,Inc.
9 * Xianghua Xiao <X.Xiao@motorola.com>
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020010 */
11
12/*
13 * Socrates
14 */
15
16#ifndef __CONFIG_H
17#define __CONFIG_H
18
19/* High Level Configuration Options */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020020#define CONFIG_SOCRATES 1
21
Gabor Juhosb4458732013-05-30 07:06:12 +000022#define CONFIG_PCI_INDIRECT_BRIDGE
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020023
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020024/*
25 * Only possible on E500 Version 2 or newer cores.
26 */
27#define CONFIG_ENABLE_36BIT_PHYS 1
28
29/*
30 * sysclk for MPC85xx
31 *
32 * Two valid values are:
33 * 33000000
34 * 66000000
35 *
36 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
37 * is likely the desired value here, so that is now the default.
38 * The board, however, can run at 66MHz. In any event, this value
39 * must match the settings of some switches. Details can be found
40 * in the README.mpc85xxads.
41 */
42
43#ifndef CONFIG_SYS_CLK_FREQ
44#define CONFIG_SYS_CLK_FREQ 66666666
45#endif
46
47/*
48 * These can be toggled for performance analysis, otherwise use default.
49 */
50#define CONFIG_L2_CACHE /* toggle L2 cache */
51#define CONFIG_BTB /* toggle branch predition */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020052
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053#define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020054
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
56#define CONFIG_SYS_MEMTEST_START 0x00400000
57#define CONFIG_SYS_MEMTEST_END 0x00C00000
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020058
Timur Tabid8f341c2011-08-04 18:03:41 -050059#define CONFIG_SYS_CCSRBAR 0xE0000000
60#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020061
Kumar Gala01135a82008-08-26 22:56:56 -050062/* DDR Setup */
Kumar Gala01135a82008-08-26 22:56:56 -050063#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
64#define CONFIG_DDR_SPD
65
66#undef CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
67#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
68
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
70#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala01135a82008-08-26 22:56:56 -050071#define CONFIG_VERY_BIG_RAM
72
Kumar Gala01135a82008-08-26 22:56:56 -050073#define CONFIG_DIMM_SLOTS_PER_CTLR 1
74#define CONFIG_CHIP_SELECTS_PER_CTRL 2
75
76/* I2C addresses of SPD EEPROMs */
Anatolij Gustschin2c04bc32008-09-17 11:45:51 +020077#define SPD_EEPROM_ADDRESS 0x50 /* CTLR 0 DIMM 0 */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020078
79#define CONFIG_DDR_DEFAULT_CL 30 /* CAS latency 3 */
80
81/* Hardcoded values, to use instead of SPD */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
83#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102
84#define CONFIG_SYS_DDR_TIMING_0 0x00260802
85#define CONFIG_SYS_DDR_TIMING_1 0x3935D322
86#define CONFIG_SYS_DDR_TIMING_2 0x14904CC8
87#define CONFIG_SYS_DDR_MODE 0x00480432
88#define CONFIG_SYS_DDR_INTERVAL 0x030C0100
89#define CONFIG_SYS_DDR_CONFIG_2 0x04400000
90#define CONFIG_SYS_DDR_CONFIG 0xC3008000
91#define CONFIG_SYS_DDR_CLK_CONTROL 0x03800000
92#define CONFIG_SYS_SDRAM_SIZE 256 /* in Megs */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020093
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020094/*
95 * Flash on the LocalBus
96 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#define CONFIG_SYS_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020098
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_FLASH0 0xFE000000
100#define CONFIG_SYS_FLASH1 0xFC000000
101#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH1, CONFIG_SYS_FLASH0 }
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200102
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#define CONFIG_SYS_LBC_FLASH_BASE CONFIG_SYS_FLASH1 /* Localbus flash start */
104#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_LBC_FLASH_BASE /* start of FLASH */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200105
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106#define CONFIG_SYS_BR0_PRELIM 0xfe001001 /* port size 16bit */
107#define CONFIG_SYS_OR0_PRELIM 0xfe000030 /* 32MB Flash */
108#define CONFIG_SYS_BR1_PRELIM 0xfc001001 /* port size 16bit */
109#define CONFIG_SYS_OR1_PRELIM 0xfe000030 /* 32MB Flash */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200110
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
112#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
113#undef CONFIG_SYS_FLASH_CHECKSUM
114#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
115#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200116
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200117#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200118
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
120#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
121#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
122#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer presc.*/
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200123
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_SYS_INIT_RAM_LOCK 1
125#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200126#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size used area in RAM*/
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200127
Wolfgang Denk0191e472010-10-26 14:34:52 +0200128#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200130
Detlev Zundel2aba8a12010-04-14 11:32:20 +0200131#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384KiB for Mon */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132#define CONFIG_SYS_MALLOC_LEN (4 << 20) /* Reserve 4 MB for malloc */
Detlev Zundel0244f672008-08-15 15:42:12 +0200133
134/* FPGA and NAND */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135#define CONFIG_SYS_FPGA_BASE 0xc0000000
136#define CONFIG_SYS_FPGA_SIZE 0x00100000 /* 1 MB */
137#define CONFIG_SYS_HMI_BASE 0xc0010000
138#define CONFIG_SYS_BR3_PRELIM 0xc0001881 /* UPMA, 32-bit */
139#define CONFIG_SYS_OR3_PRELIM 0xfff00000 /* 1 MB */
Detlev Zundel0244f672008-08-15 15:42:12 +0200140
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_FPGA_BASE + 0x70)
142#define CONFIG_SYS_MAX_NAND_DEVICE 1
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200143
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200144/* LIME GDC */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_LIME_BASE 0xc8000000
146#define CONFIG_SYS_LIME_SIZE 0x04000000 /* 64 MB */
147#define CONFIG_SYS_BR2_PRELIM 0xc80018a1 /* UPMB, 32-bit */
148#define CONFIG_SYS_OR2_PRELIM 0xfc000000 /* 64 MB */
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200149
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200150#define CONFIG_VIDEO_MB862xx
Anatolij Gustschine7e44a02009-10-23 12:03:14 +0200151#define CONFIG_VIDEO_MB862xx_ACCEL
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200152#define CONFIG_VIDEO_LOGO
153#define CONFIG_VIDEO_BMP_LOGO
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200154#define VIDEO_FB_16BPP_PIXEL_SWAP
Wolfgang Grandeggere1b05842009-10-23 12:03:15 +0200155#define VIDEO_FB_16BPP_WORD_SWAP
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200156#define CONFIG_SPLASH_SCREEN
157#define CONFIG_VIDEO_BMP_GZIP
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20) /* decompressed img */
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200159
Wolfgang Grandeggerb890f9e2009-10-23 12:03:13 +0200160/* SDRAM Clock frequency, 100MHz (0x0000) or 133MHz (0x10000) */
161#define CONFIG_SYS_MB862xx_CCF 0x10000
162/* SDRAM parameter */
163#define CONFIG_SYS_MB862xx_MMR 0x4157BA63
164
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200165/* Serial Port */
166
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_NS16550_SERIAL
168#define CONFIG_SYS_NS16550_REG_SIZE 1
169#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200170
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
172#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200173
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_BAUDRATE_TABLE \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200175 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
176
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200177/*
178 * I2C
179 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200180#define CONFIG_SYS_I2C
181#define CONFIG_SYS_I2C_FSL
182#define CONFIG_SYS_FSL_I2C_SPEED 102124
183#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
184#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
185#define CONFIG_SYS_FSL_I2C2_SPEED 102124
186#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
187#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Detlev Zundel0244f672008-08-15 15:42:12 +0200188
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200189/* I2C RTC */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#define CONFIG_SYS_I2C_RTC_ADDR 0x32 /* at address 0x32 */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200191
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200192/* I2C W83782G HW-Monitoring IC */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_I2C_W83782G_ADDR 0x28 /* W83782G address */
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200194
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
Sergei Poselenov92cdc442008-05-27 10:36:07 +0200196
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200197/*
198 * General PCI
199 * Memory space is mapped 1-1.
200 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200202
Sergei Poselenove13be1a2008-05-27 13:47:00 +0200203/* PCI is clocked by the external source at 33 MHz */
204#define CONFIG_PCI_CLK_FREQ 33000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
206#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
207#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
208#define CONFIG_SYS_PCI1_IO_BASE 0xE2000000
209#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
210#define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200211
212#if defined(CONFIG_PCI)
Sergei Poselenov18343da2008-06-06 15:42:39 +0200213#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200214#endif /* CONFIG_PCI */
215
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200216#define CONFIG_TSEC1 1
217#define CONFIG_TSEC1_NAME "TSEC0"
Sergei Poselenov6be57752008-05-08 17:46:23 +0200218#define CONFIG_TSEC3 1
219#define CONFIG_TSEC3_NAME "TSEC1"
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200220#undef CONFIG_MPC85XX_FEC
221
222#define TSEC1_PHY_ADDR 0
Sergei Poselenov6be57752008-05-08 17:46:23 +0200223#define TSEC3_PHY_ADDR 1
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200224
225#define TSEC1_PHYIDX 0
Sergei Poselenov6be57752008-05-08 17:46:23 +0200226#define TSEC3_PHYIDX 0
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200227#define TSEC1_FLAGS TSEC_GIGABIT
Sergei Poselenov6be57752008-05-08 17:46:23 +0200228#define TSEC3_FLAGS TSEC_GIGABIT
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200229
Sergei Poselenov6be57752008-05-08 17:46:23 +0200230/* Options are: TSEC[0,1] */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200231#define CONFIG_ETHPRIME "TSEC0"
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200232
Sergei Poselenov09842c52008-05-07 15:10:49 +0200233#define CONFIG_HAS_ETH0
234#define CONFIG_HAS_ETH1
235
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200236/*
237 * Environment
238 */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200239#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200241#define CONFIG_ENV_SIZE 0x4000
242#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
243#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200244
245#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200247
248#define CONFIG_TIMESTAMP /* Print image info with ts */
249
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200250/*
251 * BOOTP options
252 */
253#define CONFIG_BOOTP_BOOTFILESIZE
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200254
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200255#undef CONFIG_WATCHDOG /* watchdog disabled */
256
257/*
258 * Miscellaneous configurable options
259 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200260#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200261
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200262/*
263 * For booting Linux, the board info and command line data
264 * have to be in the first 8 MB of memory, since this is
265 * the maximum mapped by the Linux kernel during initialization.
266 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200267#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200268
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200269#if defined(CONFIG_CMD_KGDB)
270#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port*/
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200271#endif
272
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200273#define CONFIG_LOADADDR 200000 /* default addr for tftp & bootm*/
274
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200275#define CONFIG_EXTRA_ENV_SETTINGS \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200276 "netdev=eth0\0" \
277 "consdev=ttyS0\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200278 "uboot_file=/home/tftp/syscon3/u-boot.bin\0" \
279 "bootfile=/home/tftp/syscon3/uImage\0" \
280 "fdt_file=/home/tftp/syscon3/socrates.dtb\0" \
281 "initrd_file=/home/tftp/syscon3/uinitrd.gz\0" \
282 "uboot_addr=FFFA0000\0" \
283 "kernel_addr=FE000000\0" \
284 "fdt_addr=FE1E0000\0" \
285 "ramdisk_addr=FE200000\0" \
286 "fdt_addr_r=B00000\0" \
287 "kernel_addr_r=200000\0" \
288 "ramdisk_addr_r=400000\0" \
289 "rootpath=/opt/eldk/ppc_85xxDP\0" \
290 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200291 "nfsargs=setenv bootargs root=/dev/nfs rw " \
292 "nfsroot=$serverip:$rootpath\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200293 "addcons=setenv bootargs $bootargs " \
294 "console=$consdev,$baudrate\0" \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200295 "addip=setenv bootargs $bootargs " \
296 "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
297 ":$hostname:$netdev:off panic=1\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200298 "boot_nor=run ramargs addcons;" \
Sergei Poselenov09842c52008-05-07 15:10:49 +0200299 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
Sergei Poselenov09842c52008-05-07 15:10:49 +0200300 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
301 "tftp ${fdt_addr_r} ${fdt_file}; " \
302 "run nfsargs addip addcons;" \
303 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200304 "update_uboot=tftp 100000 ${uboot_file};" \
305 "protect off fffa0000 ffffffff;" \
306 "era fffa0000 ffffffff;" \
307 "cp.b 100000 fffa0000 ${filesize};" \
308 "setenv filesize;saveenv\0" \
309 "update_kernel=tftp 100000 ${bootfile};" \
310 "era fe000000 fe1dffff;" \
311 "cp.b 100000 fe000000 ${filesize};" \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200312 "setenv filesize;saveenv\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200313 "update_fdt=tftp 100000 ${fdt_file};" \
314 "era fe1e0000 fe1fffff;" \
315 "cp.b 100000 fe1e0000 ${filesize};" \
316 "setenv filesize;saveenv\0" \
317 "update_initrd=tftp 100000 ${initrd_file};" \
318 "era fe200000 fe9fffff;" \
319 "cp.b 100000 fe200000 ${filesize};" \
320 "setenv filesize;saveenv\0" \
321 "clean_data=era fea00000 fff5ffff\0" \
322 "usbargs=setenv bootargs root=/dev/sda1 rw\0" \
323 "load_usb=usb start;" \
324 "ext2load usb 0:1 ${kernel_addr_r} /boot/uImage\0" \
325 "boot_usb=run load_usb usbargs addcons;" \
326 "bootm ${kernel_addr_r} - ${fdt_addr};" \
327 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200328 ""
Detlev Zundel0244f672008-08-15 15:42:12 +0200329#define CONFIG_BOOTCOMMAND "run boot_nor"
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200330
Sergei Poselenov09842c52008-05-07 15:10:49 +0200331/* pass open firmware flat tree */
Sergei Poselenov09842c52008-05-07 15:10:49 +0200332
Sergei Poselenoveeaaa612008-05-27 11:49:13 +0200333/* USB support */
334#define CONFIG_USB_OHCI_NEW 1
335#define CONFIG_PCI_OHCI 1
336#define CONFIG_PCI_OHCI_DEVNO 3 /* Number in PCI list */
Yuri Tikhonov11af42c2008-09-04 11:19:05 +0200337#define CONFIG_PCI_EHCI_DEVNO (CONFIG_PCI_OHCI_DEVNO / 2)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200338#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
339#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
340#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Sergei Poselenoveeaaa612008-05-27 11:49:13 +0200341
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200342#endif /* __CONFIG_H */