Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Fabio Estevam | afe20bf | 2012-09-24 08:09:33 +0000 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2012 Freescale Semiconductor, Inc. |
| 4 | * |
Otavio Salvador | c0bfaab | 2012-10-02 09:22:10 +0000 | [diff] [blame] | 5 | * Configuration settings for the Freescale i.MX6Q SabreAuto board. |
Fabio Estevam | afe20bf | 2012-09-24 08:09:33 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
Vanessa Maegima | d6362d9 | 2017-06-29 09:33:46 -0300 | [diff] [blame] | 8 | #ifndef __MX6SABREAUTO_CONFIG_H |
| 9 | #define __MX6SABREAUTO_CONFIG_H |
Fabio Estevam | afe20bf | 2012-09-24 08:09:33 +0000 | [diff] [blame] | 10 | |
Vanessa Maegima | 65779d3 | 2017-06-29 09:33:45 -0300 | [diff] [blame] | 11 | #ifdef CONFIG_SPL |
| 12 | #include "imx6_spl.h" |
| 13 | #endif |
| 14 | |
Fabio Estevam | afe20bf | 2012-09-24 08:09:33 +0000 | [diff] [blame] | 15 | #define CONFIG_MACH_TYPE 3529 |
| 16 | #define CONFIG_MXC_UART_BASE UART4_BASE |
Simon Glass | 4694a74 | 2016-10-17 20:12:39 -0600 | [diff] [blame] | 17 | #define CONSOLE_DEV "ttymxc3" |
Fabio Estevam | afe20bf | 2012-09-24 08:09:33 +0000 | [diff] [blame] | 18 | |
Knut Wohlrab | 54dbf15 | 2013-01-21 23:11:21 +0000 | [diff] [blame] | 19 | /* USB Configs */ |
Troy Kisky | ed72a9e | 2013-10-10 15:27:59 -0700 | [diff] [blame] | 20 | #define CONFIG_USB_MAX_CONTROLLER_COUNT 2 |
| 21 | #define CONFIG_EHCI_HCD_INIT_AFTER_RESET /* For OTG port */ |
Knut Wohlrab | 54dbf15 | 2013-01-21 23:11:21 +0000 | [diff] [blame] | 22 | #define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW) |
| 23 | #define CONFIG_MXC_USB_FLAGS 0 |
| 24 | |
Ye.Li | 700020e | 2014-10-30 18:53:49 +0800 | [diff] [blame] | 25 | #define CONFIG_PCA953X |
| 26 | #define CONFIG_SYS_I2C_PCA953X_WIDTH { {0x30, 8}, {0x32, 8}, {0x34, 8} } |
| 27 | |
Pierre Aubert | ec10aed | 2013-06-04 09:00:15 +0200 | [diff] [blame] | 28 | #include "mx6sabre_common.h" |
Otavio Salvador | 1c0b9be | 2012-09-26 11:37:01 +0000 | [diff] [blame] | 29 | |
Diego Dorta | 614c283 | 2017-07-07 15:38:34 -0300 | [diff] [blame] | 30 | /* Falcon Mode */ |
| 31 | #ifdef CONFIG_SPL_OS_BOOT |
| 32 | #define CONFIG_SPL_FS_LOAD_ARGS_NAME "args" |
| 33 | #define CONFIG_SPL_FS_LOAD_KERNEL_NAME "uImage" |
Diego Dorta | 614c283 | 2017-07-07 15:38:34 -0300 | [diff] [blame] | 34 | #define CONFIG_SYS_SPL_ARGS_ADDR 0x18000000 |
Diego Dorta | 614c283 | 2017-07-07 15:38:34 -0300 | [diff] [blame] | 35 | |
| 36 | /* Falcon Mode - MMC support: args@1MB kernel@2MB */ |
| 37 | #define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR 0x800 /* 1MB */ |
| 38 | #define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS (CONFIG_CMD_SPL_WRITE_SIZE / 512) |
| 39 | #define CONFIG_SYS_MMCSD_RAW_MODE_KERNEL_SECTOR 0x1000 /* 2MB */ |
| 40 | #endif |
| 41 | |
Fabio Estevam | a03035f | 2017-07-10 15:59:11 -0300 | [diff] [blame] | 42 | #ifdef CONFIG_MTD_NOR_FLASH |
Fabio Estevam | 2623cb1 | 2014-11-14 11:27:23 -0200 | [diff] [blame] | 43 | #define CONFIG_SYS_FLASH_BASE WEIM_ARB_BASE_ADDR |
| 44 | #define CONFIG_SYS_FLASH_SECT_SIZE (128 * 1024) |
| 45 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 46 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */ |
| 47 | #define CONFIG_SYS_FLASH_CFI /* Flash memory is CFI compliant */ |
| 48 | #define CONFIG_FLASH_CFI_DRIVER /* Use drivers/cfi_flash.c */ |
| 49 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* Use buffered writes*/ |
| 50 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
Fabio Estevam | 15d61f1 | 2016-12-15 16:00:11 -0200 | [diff] [blame] | 51 | #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT |
Fabio Estevam | a03035f | 2017-07-10 15:59:11 -0300 | [diff] [blame] | 52 | #endif |
Fabio Estevam | 2623cb1 | 2014-11-14 11:27:23 -0200 | [diff] [blame] | 53 | |
Shawn Guo | 7e5e833 | 2012-12-30 14:14:59 +0000 | [diff] [blame] | 54 | #define CONFIG_SYS_FSL_USDHC_NUM 2 |
| 55 | #if defined(CONFIG_ENV_IS_IN_MMC) |
| 56 | #define CONFIG_SYS_MMC_ENV_DEV 0 |
| 57 | #endif |
| 58 | |
Renato Frias | bf08432 | 2013-05-13 18:01:12 +0000 | [diff] [blame] | 59 | /* I2C Configs */ |
trem | 0399741 | 2013-09-21 18:13:36 +0200 | [diff] [blame] | 60 | #define CONFIG_SYS_I2C |
| 61 | #define CONFIG_SYS_I2C_MXC |
Albert ARIBAUD \\(3ADEV\\) | eb94387 | 2015-09-21 22:43:38 +0200 | [diff] [blame] | 62 | #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ |
| 63 | #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ |
York Sun | f1a5216 | 2015-03-20 10:20:40 -0700 | [diff] [blame] | 64 | #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ |
Renato Frias | bf08432 | 2013-05-13 18:01:12 +0000 | [diff] [blame] | 65 | #define CONFIG_SYS_I2C_SPEED 100000 |
| 66 | |
Ye.Li | 4a1f922 | 2014-11-12 14:02:05 +0800 | [diff] [blame] | 67 | /* NAND stuff */ |
Ye.Li | 4a1f922 | 2014-11-12 14:02:05 +0800 | [diff] [blame] | 68 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
| 69 | #define CONFIG_SYS_NAND_BASE 0x40000000 |
| 70 | #define CONFIG_SYS_NAND_5_ADDR_CYCLE |
| 71 | #define CONFIG_SYS_NAND_ONFI_DETECTION |
| 72 | |
| 73 | /* DMA stuff, needed for GPMI/MXS NAND support */ |
Ye.Li | 4a1f922 | 2014-11-12 14:02:05 +0800 | [diff] [blame] | 74 | |
Ye.Li | cfaa23b | 2014-11-06 16:29:02 +0800 | [diff] [blame] | 75 | /* PMIC */ |
| 76 | #define CONFIG_POWER |
| 77 | #define CONFIG_POWER_I2C |
| 78 | #define CONFIG_POWER_PFUZE100 |
| 79 | #define CONFIG_POWER_PFUZE100_I2C_ADDR 0x08 |
| 80 | |
Vanessa Maegima | d6362d9 | 2017-06-29 09:33:46 -0300 | [diff] [blame] | 81 | #endif /* __MX6SABREAUTO_CONFIG_H */ |