blob: e9b56de7927b2fcc54ad5da75fc2f1f27da80f2a [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
George McCollisteraedc33d2016-06-21 12:07:33 -05002/*
3 * Copyright (C) 2014, Bin Meng <bmeng.cn@gmail.com>
4 * Copyright (C) 2016, George McCollister <george.mccollister@gmail.com>
George McCollisteraedc33d2016-06-21 12:07:33 -05005 */
6
7/dts-v1/;
8
Bin Meng497c5162017-05-31 01:04:14 -07009#include <asm/arch-baytrail/fsp/fsp_configs.h>
George McCollisteraedc33d2016-06-21 12:07:33 -050010#include <dt-bindings/gpio/x86-gpio.h>
11#include <dt-bindings/interrupt-router/intel-irq.h>
12
13/include/ "skeleton.dtsi"
14/include/ "serial.dtsi"
Bin Mengaf5b8d22018-07-19 03:07:33 -070015/include/ "reset.dtsi"
George McCollisteraedc33d2016-06-21 12:07:33 -050016/include/ "rtc.dtsi"
George McCollisteraedc33d2016-06-21 12:07:33 -050017
Bin Meng8967f632021-07-28 12:00:23 +080018#include "tsc_timer.dtsi"
Simon Glassbee77f62020-11-05 06:32:17 -070019#include "smbios.dtsi"
20
George McCollisteraedc33d2016-06-21 12:07:33 -050021/ {
22 model = "Advantech SOM-DB5800-SOM-6867";
23 compatible = "advantech,som-db5800-som-6867", "intel,baytrail";
24
25 aliases {
26 serial0 = &serial;
27 spi0 = &spi;
28 };
29
30 config {
31 silent_console = <0>;
32 };
33
34 pch_pinctrl {
35 compatible = "intel,x86-pinctrl";
36 reg = <0 0>;
37
38 /* HDA_RSTB */
39 soc_gpio_s0_8@0 {
40 pad-offset = <0x220>;
41 mode-func = <2>;
42 };
43
44 /* HDA_SYNC */
45 soc_gpio_s0_9@0 {
46 pad-offset = <0x250>;
47 mode-func = <2>;
48 pull-assign = <1>;
49 };
50
51 /* HDA_CLK */
52 soc_gpio_s0_10@0 {
53 pad-offset = <0x240>;
54 mode-func = <2>;
55 };
56
57 /* HDA_SDO */
58 soc_gpio_s0_11@0 {
59 pad-offset = <0x260>;
60 mode-func = <2>;
61 pull-assign = <1>;
62 };
63
64 /* HDA_SDI0 */
65 soc_gpio_s0_12@0 {
66 pad-offset = <0x270>;
67 mode-func = <2>;
68 };
George McCollisterd8b49ff2016-07-28 09:49:37 -050069
70 /* SERIRQ */
71 soc_gpio_s0_50@0 {
72 pad-offset = <0x560>;
73 mode-func = <1>;
74 };
George McCollisteraedc33d2016-06-21 12:07:33 -050075 };
76
77 chosen {
78 stdout-path = "/serial";
79 };
80
81 cpus {
82 #address-cells = <1>;
83 #size-cells = <0>;
84
85 cpu@0 {
86 device_type = "cpu";
87 compatible = "intel,baytrail-cpu";
88 reg = <0>;
89 intel,apic-id = <0>;
90 };
91
92 cpu@1 {
93 device_type = "cpu";
94 compatible = "intel,baytrail-cpu";
95 reg = <1>;
96 intel,apic-id = <2>;
97 };
98
99 cpu@2 {
100 device_type = "cpu";
101 compatible = "intel,baytrail-cpu";
102 reg = <2>;
103 intel,apic-id = <4>;
104 };
105
106 cpu@3 {
107 device_type = "cpu";
108 compatible = "intel,baytrail-cpu";
109 reg = <3>;
110 intel,apic-id = <6>;
111 };
112
113 };
114
115 pci {
116 compatible = "intel,pci-baytrail", "pci-x86";
117 #address-cells = <3>;
118 #size-cells = <2>;
119 u-boot,dm-pre-reloc;
120 ranges = <0x02000000 0x0 0x80000000 0x80000000 0 0x40000000
121 0x42000000 0x0 0xc0000000 0xc0000000 0 0x20000000
122 0x01000000 0x0 0x2000 0x2000 0 0xe000>;
123
124 pch@1f,0 {
125 reg = <0x0000f800 0 0 0 0>;
126 compatible = "pci8086,0f1c", "intel,pch9";
127 #address-cells = <1>;
128 #size-cells = <1>;
129
130 irq-router {
131 compatible = "intel,irq-router";
132 intel,pirq-config = "ibase";
133 intel,ibase-offset = <0x50>;
134 intel,actl-addr = <0>;
135 intel,pirq-link = <8 8>;
136 intel,pirq-mask = <0xdee0>;
137 intel,pirq-routing = <
138 /* BayTrail PCI devices */
139 PCI_BDF(0, 2, 0) INTA PIRQA
140 PCI_BDF(0, 3, 0) INTA PIRQA
141 PCI_BDF(0, 16, 0) INTA PIRQA
142 PCI_BDF(0, 17, 0) INTA PIRQA
143 PCI_BDF(0, 18, 0) INTA PIRQA
144 PCI_BDF(0, 19, 0) INTA PIRQA
145 PCI_BDF(0, 20, 0) INTA PIRQA
146 PCI_BDF(0, 21, 0) INTA PIRQA
147 PCI_BDF(0, 22, 0) INTA PIRQA
148 PCI_BDF(0, 23, 0) INTA PIRQA
149 PCI_BDF(0, 24, 0) INTA PIRQA
150 PCI_BDF(0, 24, 1) INTC PIRQC
151 PCI_BDF(0, 24, 2) INTD PIRQD
152 PCI_BDF(0, 24, 3) INTB PIRQB
153 PCI_BDF(0, 24, 4) INTA PIRQA
154 PCI_BDF(0, 24, 5) INTC PIRQC
155 PCI_BDF(0, 24, 6) INTD PIRQD
156 PCI_BDF(0, 24, 7) INTB PIRQB
157 PCI_BDF(0, 26, 0) INTA PIRQA
158 PCI_BDF(0, 27, 0) INTA PIRQA
159 PCI_BDF(0, 28, 0) INTA PIRQA
160 PCI_BDF(0, 28, 1) INTB PIRQB
161 PCI_BDF(0, 28, 2) INTC PIRQC
162 PCI_BDF(0, 28, 3) INTD PIRQD
163 PCI_BDF(0, 29, 0) INTA PIRQA
164 PCI_BDF(0, 30, 0) INTA PIRQA
165 PCI_BDF(0, 30, 1) INTD PIRQD
166 PCI_BDF(0, 30, 2) INTB PIRQB
167 PCI_BDF(0, 30, 3) INTC PIRQC
168 PCI_BDF(0, 30, 4) INTD PIRQD
169 PCI_BDF(0, 30, 5) INTB PIRQB
170 PCI_BDF(0, 31, 3) INTB PIRQB
171
172 /*
173 * PCIe root ports downstream
174 * interrupts
175 */
176 PCI_BDF(1, 0, 0) INTA PIRQA
177 PCI_BDF(1, 0, 0) INTB PIRQB
178 PCI_BDF(1, 0, 0) INTC PIRQC
179 PCI_BDF(1, 0, 0) INTD PIRQD
180 PCI_BDF(2, 0, 0) INTA PIRQB
181 PCI_BDF(2, 0, 0) INTB PIRQC
182 PCI_BDF(2, 0, 0) INTC PIRQD
183 PCI_BDF(2, 0, 0) INTD PIRQA
184 PCI_BDF(3, 0, 0) INTA PIRQC
185 PCI_BDF(3, 0, 0) INTB PIRQD
186 PCI_BDF(3, 0, 0) INTC PIRQA
187 PCI_BDF(3, 0, 0) INTD PIRQB
188 PCI_BDF(4, 0, 0) INTA PIRQD
189 PCI_BDF(4, 0, 0) INTB PIRQA
190 PCI_BDF(4, 0, 0) INTC PIRQB
191 PCI_BDF(4, 0, 0) INTD PIRQC
192 >;
193 };
194
195 spi: spi {
196 #address-cells = <1>;
197 #size-cells = <0>;
198 compatible = "intel,ich9-spi";
199 spi-flash@0 {
200 #address-cells = <1>;
201 #size-cells = <1>;
202 reg = <0>;
Bin Mengac54e252021-07-29 20:18:23 +0800203 m25p,fast-read;
George McCollisteraedc33d2016-06-21 12:07:33 -0500204 compatible = "macronix,mx25l6405d",
Neil Armstrongf6625b42019-02-10 10:16:21 +0000205 "jedec,spi-nor";
George McCollisteraedc33d2016-06-21 12:07:33 -0500206 memory-map = <0xff800000 0x00800000>;
207 rw-mrc-cache {
208 label = "rw-mrc-cache";
209 reg = <0x006f0000 0x00010000>;
210 };
211 };
212 };
213
214 gpioa {
215 compatible = "intel,ich6-gpio";
216 u-boot,dm-pre-reloc;
217 reg = <0 0x20>;
218 bank-name = "A";
Bin Meng59be2c02017-05-07 19:52:29 -0700219 use-lvl-write-cache;
George McCollisteraedc33d2016-06-21 12:07:33 -0500220 };
221
222 gpiob {
223 compatible = "intel,ich6-gpio";
224 u-boot,dm-pre-reloc;
225 reg = <0x20 0x20>;
226 bank-name = "B";
Bin Meng59be2c02017-05-07 19:52:29 -0700227 use-lvl-write-cache;
George McCollisteraedc33d2016-06-21 12:07:33 -0500228 };
229
230 gpioc {
231 compatible = "intel,ich6-gpio";
232 u-boot,dm-pre-reloc;
233 reg = <0x40 0x20>;
234 bank-name = "C";
Bin Meng59be2c02017-05-07 19:52:29 -0700235 use-lvl-write-cache;
George McCollisteraedc33d2016-06-21 12:07:33 -0500236 };
237
238 gpiod {
239 compatible = "intel,ich6-gpio";
240 u-boot,dm-pre-reloc;
241 reg = <0x60 0x20>;
242 bank-name = "D";
Bin Meng59be2c02017-05-07 19:52:29 -0700243 use-lvl-write-cache;
George McCollisteraedc33d2016-06-21 12:07:33 -0500244 };
245
246 gpioe {
247 compatible = "intel,ich6-gpio";
248 u-boot,dm-pre-reloc;
249 reg = <0x80 0x20>;
250 bank-name = "E";
Bin Meng59be2c02017-05-07 19:52:29 -0700251 use-lvl-write-cache;
George McCollisteraedc33d2016-06-21 12:07:33 -0500252 };
253
254 gpiof {
255 compatible = "intel,ich6-gpio";
256 u-boot,dm-pre-reloc;
257 reg = <0xA0 0x20>;
258 bank-name = "F";
Bin Meng59be2c02017-05-07 19:52:29 -0700259 use-lvl-write-cache;
George McCollisteraedc33d2016-06-21 12:07:33 -0500260 };
261 };
262 };
263
264 fsp {
265 compatible = "intel,baytrail-fsp";
Bin Meng497c5162017-05-31 01:04:14 -0700266 fsp,mrc-init-tseg-size = <MRC_INIT_TSEG_SIZE_1MB>;
267 fsp,mrc-init-mmio-size = <MRC_INIT_MMIO_SIZE_2048MB>;
George McCollisteraedc33d2016-06-21 12:07:33 -0500268 fsp,mrc-init-spd-addr1 = <0xa0>;
269 fsp,mrc-init-spd-addr2 = <0xa2>;
270 fsp,enable-spi;
271 fsp,enable-sata;
Bin Meng497c5162017-05-31 01:04:14 -0700272 fsp,sata-mode = <SATA_MODE_AHCI>;
George McCollisteraedc33d2016-06-21 12:07:33 -0500273 fsp,enable-azalia;
Bin Menge5bf9692017-05-31 01:04:15 -0700274 fsp,lpss-sio-mode = <LPSS_SIO_MODE_PCI>;
George McCollisteraedc33d2016-06-21 12:07:33 -0500275 fsp,enable-dma0;
276 fsp,enable-dma1;
277 fsp,enable-i2c0;
278 fsp,enable-i2c1;
279 fsp,enable-i2c2;
280 fsp,enable-i2c3;
281 fsp,enable-i2c4;
282 fsp,enable-i2c5;
283 fsp,enable-i2c6;
284 fsp,enable-pwm0;
285 fsp,enable-pwm1;
Bin Meng497c5162017-05-31 01:04:14 -0700286 fsp,igd-dvmt50-pre-alloc = <IGD_DVMT50_PRE_ALLOC_64MB>;
287 fsp,aperture-size = <APERTURE_SIZE_256MB>;
288 fsp,gtt-size = <GTT_SIZE_2MB>;
Bin Menge5bf9692017-05-31 01:04:15 -0700289 fsp,scc-mode = <SCC_MODE_PCI>;
Bin Meng497c5162017-05-31 01:04:14 -0700290 fsp,os-selection = <OS_SELECTION_LINUX>;
George McCollisteraedc33d2016-06-21 12:07:33 -0500291 fsp,enable-igd;
George McCollisteraedc33d2016-06-21 12:07:33 -0500292 };
293
294 microcode {
295 update@0 {
296#include "microcode/m0130673325.dtsi"
297 };
298 update@1 {
299#include "microcode/m0130679907.dtsi"
300 };
301 };
302
303};