Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2004, Psyent Corporation <www.psyent.com> |
| 4 | * Scott McNutt <smcnutt@psyent.com> |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 5 | */ |
| 6 | |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 7 | #include <asm-offsets.h> |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 8 | #include <config.h> |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 9 | |
Thomas Chou | 3982617 | 2015-10-09 20:09:17 +0800 | [diff] [blame] | 10 | /* |
| 11 | * icache and dcache configuration used only for start.S. |
| 12 | * the values are chosen so that it will work for all configuration. |
| 13 | */ |
| 14 | #define ICACHE_LINE_SIZE 32 /* fixed 32 */ |
| 15 | #define ICACHE_SIZE_MAX 0x10000 /* 64k max */ |
| 16 | #define DCACHE_LINE_SIZE_MIN 4 /* 4, 16, 32 */ |
| 17 | #define DCACHE_SIZE_MAX 0x10000 /* 64k max */ |
| 18 | |
Thomas Chou | f8efd77 | 2015-10-06 10:12:59 +0800 | [diff] [blame] | 19 | /* RESTART */ |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 20 | .text |
Thomas Chou | 93f9646 | 2015-10-06 14:09:19 +0800 | [diff] [blame] | 21 | .global _start, _except_start, _except_end |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 22 | |
| 23 | _start: |
Thomas Chou | f144ae7 | 2010-04-20 11:01:11 +0800 | [diff] [blame] | 24 | wrctl status, r0 /* Disable interrupts */ |
Thomas Chou | f8efd77 | 2015-10-06 10:12:59 +0800 | [diff] [blame] | 25 | /* |
| 26 | * ICACHE INIT -- only the icache line at the reset address |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 27 | * is invalidated at reset. So the init must stay within |
| 28 | * the cache line size (8 words). If GERMS is used, we'll |
| 29 | * just be invalidating the cache a second time. If cache |
| 30 | * is not implemented initi behaves as nop. |
| 31 | */ |
Thomas Chou | 3982617 | 2015-10-09 20:09:17 +0800 | [diff] [blame] | 32 | ori r4, r0, %lo(ICACHE_LINE_SIZE) |
| 33 | movhi r5, %hi(ICACHE_SIZE_MAX) |
| 34 | ori r5, r5, %lo(ICACHE_SIZE_MAX) |
Thomas Chou | f144ae7 | 2010-04-20 11:01:11 +0800 | [diff] [blame] | 35 | 0: initi r5 |
| 36 | sub r5, r5, r4 |
| 37 | bgt r5, r0, 0b |
wdenk | 194b839 | 2005-03-30 23:28:18 +0000 | [diff] [blame] | 38 | br _except_end /* Skip the tramp */ |
| 39 | |
Thomas Chou | f8efd77 | 2015-10-06 10:12:59 +0800 | [diff] [blame] | 40 | /* |
| 41 | * EXCEPTION TRAMPOLINE -- the following gets copied |
wdenk | 194b839 | 2005-03-30 23:28:18 +0000 | [diff] [blame] | 42 | * to the exception address (below), but is otherwise at the |
| 43 | * default exception vector offset (0x0020). |
| 44 | */ |
| 45 | _except_start: |
| 46 | movhi et, %hi(_exception) |
| 47 | ori et, et, %lo(_exception) |
| 48 | jmp et |
| 49 | _except_end: |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 50 | |
Thomas Chou | f8efd77 | 2015-10-06 10:12:59 +0800 | [diff] [blame] | 51 | /* |
| 52 | * INTERRUPTS -- for now, all interrupts masked and globally |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 53 | * disabled. |
| 54 | */ |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 55 | wrctl ienable, r0 /* All disabled */ |
| 56 | |
Thomas Chou | f8efd77 | 2015-10-06 10:12:59 +0800 | [diff] [blame] | 57 | /* |
| 58 | * DCACHE INIT -- if dcache not implemented, initd behaves as |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 59 | * nop. |
| 60 | */ |
Thomas Chou | 3982617 | 2015-10-09 20:09:17 +0800 | [diff] [blame] | 61 | ori r4, r0, %lo(DCACHE_LINE_SIZE_MIN) |
| 62 | movhi r5, %hi(DCACHE_SIZE_MAX) |
| 63 | ori r5, r5, %lo(DCACHE_SIZE_MAX) |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 64 | mov r6, r0 |
| 65 | 1: initd 0(r6) |
| 66 | add r6, r6, r4 |
| 67 | bltu r6, r5, 1b |
| 68 | |
Thomas Chou | f8efd77 | 2015-10-06 10:12:59 +0800 | [diff] [blame] | 69 | /* |
| 70 | * RELOCATE CODE, DATA & COMMAND TABLE -- the following code |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 71 | * assumes code, data and the command table are all |
| 72 | * contiguous. This lets us relocate everything as a single |
| 73 | * block. Make sure the linker script matches this ;-) |
| 74 | */ |
| 75 | nextpc r4 |
| 76 | _cur: movhi r5, %hi(_cur - _start) |
| 77 | ori r5, r5, %lo(_cur - _start) |
| 78 | sub r4, r4, r5 /* r4 <- cur _start */ |
| 79 | mov r8, r4 |
| 80 | movhi r5, %hi(_start) |
| 81 | ori r5, r5, %lo(_start) /* r5 <- linked _start */ |
Thomas Chou | 804a551 | 2015-11-03 13:47:02 +0800 | [diff] [blame] | 82 | mov sp, r5 /* initial stack below u-boot code */ |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 83 | beq r4, r5, 3f |
| 84 | |
Thomas Chou | f2bec0e | 2015-09-04 16:39:16 +0800 | [diff] [blame] | 85 | movhi r6, %hi(CONFIG_SYS_MONITOR_LEN) |
| 86 | ori r6, r6, %lo(CONFIG_SYS_MONITOR_LEN) |
| 87 | add r6, r6, r5 |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 88 | 2: ldwio r7, 0(r4) |
| 89 | addi r4, r4, 4 |
| 90 | stwio r7, 0(r5) |
| 91 | addi r5, r5, 4 |
| 92 | bne r5, r6, 2b |
| 93 | 3: |
| 94 | |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 95 | /* JUMP TO RELOC ADDR */ |
| 96 | movhi r4, %hi(_reloc) |
| 97 | ori r4, r4, %lo(_reloc) |
| 98 | jmp r4 |
| 99 | _reloc: |
| 100 | |
Thomas Chou | f8efd77 | 2015-10-06 10:12:59 +0800 | [diff] [blame] | 101 | /* STACK INIT -- zero top two words for call back chain. */ |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 102 | addi sp, sp, -8 |
| 103 | stw r0, 0(sp) |
| 104 | stw r0, 4(sp) |
| 105 | mov fp, sp |
| 106 | |
Thomas Chou | a92c6152 | 2015-12-30 20:29:18 +0800 | [diff] [blame] | 107 | #ifdef CONFIG_DEBUG_UART |
| 108 | /* Set up the debug UART */ |
| 109 | movhi r2, %hi(debug_uart_init@h) |
| 110 | ori r2, r2, %lo(debug_uart_init@h) |
| 111 | callr r2 |
| 112 | #endif |
| 113 | |
Albert ARIBAUD | 6cb4c46 | 2015-11-25 17:56:32 +0100 | [diff] [blame] | 114 | /* Allocate and initialize reserved area, update SP */ |
Thomas Chou | c3c6ab1 | 2015-09-09 15:09:43 +0800 | [diff] [blame] | 115 | mov r4, sp |
Albert ARIBAUD | 6cb4c46 | 2015-11-25 17:56:32 +0100 | [diff] [blame] | 116 | movhi r2, %hi(board_init_f_alloc_reserve@h) |
| 117 | ori r2, r2, %lo(board_init_f_alloc_reserve@h) |
Thomas Chou | c3c6ab1 | 2015-09-09 15:09:43 +0800 | [diff] [blame] | 118 | callr r2 |
Thomas Chou | c3c6ab1 | 2015-09-09 15:09:43 +0800 | [diff] [blame] | 119 | mov sp, r2 |
Albert ARIBAUD | 6cb4c46 | 2015-11-25 17:56:32 +0100 | [diff] [blame] | 120 | mov r4, sp |
| 121 | movhi r2, %hi(board_init_f_init_reserve@h) |
| 122 | ori r2, r2, %lo(board_init_f_init_reserve@h) |
| 123 | callr r2 |
| 124 | |
| 125 | /* Update frame-pointer */ |
Thomas Chou | c3c6ab1 | 2015-09-09 15:09:43 +0800 | [diff] [blame] | 126 | mov fp, sp |
| 127 | |
Thomas Chou | f8efd77 | 2015-10-06 10:12:59 +0800 | [diff] [blame] | 128 | /* Call board_init_f -- never returns */ |
Thomas Chou | cce3e75 | 2014-08-22 11:36:47 +0800 | [diff] [blame] | 129 | mov r4, r0 |
| 130 | movhi r2, %hi(board_init_f@h) |
| 131 | ori r2, r2, %lo(board_init_f@h) |
| 132 | callr r2 |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 133 | |
Thomas Chou | f8efd77 | 2015-10-06 10:12:59 +0800 | [diff] [blame] | 134 | /* |
| 135 | * NEVER RETURNS -- but branch to the _start just |
wdenk | ef3386f | 2004-10-10 21:27:30 +0000 | [diff] [blame] | 136 | * in case ;-) |
| 137 | */ |
| 138 | br _start |
| 139 | |
Thomas Chou | f8efd77 | 2015-10-06 10:12:59 +0800 | [diff] [blame] | 140 | /* |
| 141 | * relocate_code -- Nios2 handles the relocation above. But |
| 142 | * the generic board code monkeys with the heap, stack, etc. |
| 143 | * (it makes some assumptions that may not be appropriate |
| 144 | * for Nios). Nevertheless, we capitulate here. |
| 145 | * |
| 146 | * We'll call the board_init_r from here since this isn't |
| 147 | * supposed to return. |
| 148 | * |
Simon Glass | 284f71b | 2019-12-28 10:44:45 -0700 | [diff] [blame] | 149 | * void relocate_code(ulong sp, gd_t *global_data, |
Thomas Chou | f8efd77 | 2015-10-06 10:12:59 +0800 | [diff] [blame] | 150 | * ulong reloc_addr) |
| 151 | * __attribute__ ((noreturn)); |
| 152 | */ |
Thomas Chou | cce3e75 | 2014-08-22 11:36:47 +0800 | [diff] [blame] | 153 | .text |
| 154 | .global relocate_code |
| 155 | |
| 156 | relocate_code: |
| 157 | mov sp, r4 /* Set the new sp */ |
| 158 | mov r4, r5 |
Thomas Chou | fb731f2 | 2015-09-07 08:57:14 +0800 | [diff] [blame] | 159 | |
| 160 | /* |
| 161 | * ZERO BSS/SBSS -- bss and sbss are assumed to be adjacent |
| 162 | * and between __bss_start and __bss_end. |
| 163 | */ |
| 164 | movhi r5, %hi(__bss_start) |
| 165 | ori r5, r5, %lo(__bss_start) |
| 166 | movhi r6, %hi(__bss_end) |
| 167 | ori r6, r6, %lo(__bss_end) |
| 168 | beq r5, r6, 5f |
| 169 | |
Thomas Chou | 9e0cf7b | 2015-11-03 13:52:15 +0800 | [diff] [blame] | 170 | 4: stw r0, 0(r5) |
Thomas Chou | fb731f2 | 2015-09-07 08:57:14 +0800 | [diff] [blame] | 171 | addi r5, r5, 4 |
| 172 | bne r5, r6, 4b |
| 173 | 5: |
| 174 | |
Thomas Chou | cce3e75 | 2014-08-22 11:36:47 +0800 | [diff] [blame] | 175 | movhi r8, %hi(board_init_r@h) |
| 176 | ori r8, r8, %lo(board_init_r@h) |
| 177 | callr r8 |
| 178 | ret |