blob: aee00a86cfed4b5667dccc785e8a8523506e77b1 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05302/*
Tom Rini10e47792018-05-06 17:58:06 -04003 * Copyright 2014 Freescale Semiconductor, Inc.
Biwen Li29cd2712020-05-01 20:04:21 +08004 * Copyright 2020 NXP
Tom Rini10e47792018-05-06 17:58:06 -04005 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05306
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Simon Glassfb64e362020-05-10 11:40:09 -060010#include <linux/stringify.h>
11
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053012/*
vijay rai27cdc772014-03-31 11:46:34 +053013 * T104x RDB board configuration file
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053014 */
Prabhakar Kushwahac4c10d12014-10-29 22:33:09 +053015#include <asm/config_mpc85xx.h>
16
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053017#ifdef CONFIG_RAMBOOT_PBL
Sumit Gargafaca2a2016-07-14 12:27:52 -040018
Udit Agarwald2dd2f72019-11-07 16:11:39 +000019#ifndef CONFIG_NXP_ESBC
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053020#define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg
Sumit Gargafaca2a2016-07-14 12:27:52 -040021#else
22#define CONFIG_SYS_FSL_PBL_PBI \
23 $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi_sb.cfg
24#endif
25
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053026#define CONFIG_SPL_FLUSH_IMAGE
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053027#define CONFIG_SPL_PAD_TO 0x40000
28#define CONFIG_SPL_MAX_SIZE 0x28000
29#ifdef CONFIG_SPL_BUILD
30#define CONFIG_SPL_SKIP_RELOCATE
31#define CONFIG_SPL_COMMON_INIT_DDR
32#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Biwen Li29cd2712020-05-01 20:04:21 +080033#undef CONFIG_DM_I2C
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053034#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053035#define RESET_VECTOR_OFFSET 0x27FFC
36#define BOOT_PAGE_OFFSET 0x27000
37
Miquel Raynald0935362019-10-03 19:50:03 +020038#ifdef CONFIG_MTD_RAW_NAND
Udit Agarwald2dd2f72019-11-07 16:11:39 +000039#ifdef CONFIG_NXP_ESBC
Sumit Gargafaca2a2016-07-14 12:27:52 -040040#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
41/*
42 * HDR would be appended at end of image and copied to DDR along
43 * with U-Boot image.
44 */
45#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \
46 CONFIG_U_BOOT_HDR_SIZE)
47#else
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053048#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
Sumit Gargafaca2a2016-07-14 12:27:52 -040049#endif
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080050#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
51#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053052#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
York Sun37cdf5d2016-11-18 13:31:27 -080053#ifdef CONFIG_TARGET_T1040RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +080054#define CONFIG_SYS_FSL_PBL_RCW \
55$(SRCTREE)/board/freescale/t104xrdb/t1040_nand_rcw.cfg
56#endif
York Sune9c8dcf2016-11-18 13:44:00 -080057#ifdef CONFIG_TARGET_T1042RDB_PI
Zhao Qiang55107dc2016-09-08 12:55:32 +080058#define CONFIG_SYS_FSL_PBL_RCW \
59$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_nand_rcw.cfg
60#endif
York Sun5e471552016-11-21 11:08:49 -080061#ifdef CONFIG_TARGET_T1042RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +080062#define CONFIG_SYS_FSL_PBL_RCW \
63$(SRCTREE)/board/freescale/t104xrdb/t1042_nand_rcw.cfg
64#endif
York Sun2c156012016-11-21 10:46:53 -080065#ifdef CONFIG_TARGET_T1040D4RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +080066#define CONFIG_SYS_FSL_PBL_RCW \
67$(SRCTREE)/board/freescale/t104xrdb/t1040d4_nand_rcw.cfg
68#endif
York Sund08610d2016-11-21 11:04:34 -080069#ifdef CONFIG_TARGET_T1042D4RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +080070#define CONFIG_SYS_FSL_PBL_RCW \
71$(SRCTREE)/board/freescale/t104xrdb/t1042d4_nand_rcw.cfg
72#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053073#endif
74
75#ifdef CONFIG_SPIFLASH
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080076#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053077#define CONFIG_SPL_SPI_FLASH_MINIMAL
78#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080079#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
80#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053081#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053082#ifndef CONFIG_SPL_BUILD
83#define CONFIG_SYS_MPC85XX_NO_RESETVEC
84#endif
York Sun37cdf5d2016-11-18 13:31:27 -080085#ifdef CONFIG_TARGET_T1040RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +080086#define CONFIG_SYS_FSL_PBL_RCW \
87$(SRCTREE)/board/freescale/t104xrdb/t1040_spi_rcw.cfg
88#endif
York Sune9c8dcf2016-11-18 13:44:00 -080089#ifdef CONFIG_TARGET_T1042RDB_PI
Zhao Qiang55107dc2016-09-08 12:55:32 +080090#define CONFIG_SYS_FSL_PBL_RCW \
91$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_spi_rcw.cfg
92#endif
York Sun5e471552016-11-21 11:08:49 -080093#ifdef CONFIG_TARGET_T1042RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +080094#define CONFIG_SYS_FSL_PBL_RCW \
95$(SRCTREE)/board/freescale/t104xrdb/t1042_spi_rcw.cfg
96#endif
York Sun2c156012016-11-21 10:46:53 -080097#ifdef CONFIG_TARGET_T1040D4RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +080098#define CONFIG_SYS_FSL_PBL_RCW \
99$(SRCTREE)/board/freescale/t104xrdb/t1040d4_spi_rcw.cfg
100#endif
York Sund08610d2016-11-21 11:04:34 -0800101#ifdef CONFIG_TARGET_T1042D4RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +0800102#define CONFIG_SYS_FSL_PBL_RCW \
103$(SRCTREE)/board/freescale/t104xrdb/t1042d4_spi_rcw.cfg
104#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530105#endif
106
107#ifdef CONFIG_SDCARD
Tang Yuantian25ccd5d2014-07-23 17:27:53 +0800108#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530109#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Tang Yuantian25ccd5d2014-07-23 17:27:53 +0800110#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
111#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530112#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530113#ifndef CONFIG_SPL_BUILD
114#define CONFIG_SYS_MPC85XX_NO_RESETVEC
115#endif
York Sun37cdf5d2016-11-18 13:31:27 -0800116#ifdef CONFIG_TARGET_T1040RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +0800117#define CONFIG_SYS_FSL_PBL_RCW \
118$(SRCTREE)/board/freescale/t104xrdb/t1040_sd_rcw.cfg
119#endif
York Sune9c8dcf2016-11-18 13:44:00 -0800120#ifdef CONFIG_TARGET_T1042RDB_PI
Zhao Qiang55107dc2016-09-08 12:55:32 +0800121#define CONFIG_SYS_FSL_PBL_RCW \
122$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_sd_rcw.cfg
123#endif
York Sun5e471552016-11-21 11:08:49 -0800124#ifdef CONFIG_TARGET_T1042RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +0800125#define CONFIG_SYS_FSL_PBL_RCW \
126$(SRCTREE)/board/freescale/t104xrdb/t1042_sd_rcw.cfg
127#endif
York Sun2c156012016-11-21 10:46:53 -0800128#ifdef CONFIG_TARGET_T1040D4RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +0800129#define CONFIG_SYS_FSL_PBL_RCW \
130$(SRCTREE)/board/freescale/t104xrdb/t1040d4_sd_rcw.cfg
131#endif
York Sund08610d2016-11-21 11:04:34 -0800132#ifdef CONFIG_TARGET_T1042D4RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +0800133#define CONFIG_SYS_FSL_PBL_RCW \
134$(SRCTREE)/board/freescale/t104xrdb/t1042d4_sd_rcw.cfg
135#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530136#endif
137
138#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530139
140/* High Level Configuration Options */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530141#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530142
Tang Yuantian856b5f32014-04-17 15:33:45 +0800143/* support deep sleep */
144#define CONFIG_DEEP_SLEEP
Tang Yuantian856b5f32014-04-17 15:33:45 +0800145
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530146#ifndef CONFIG_RESET_VECTOR_ADDRESS
147#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
148#endif
149
150#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -0800151#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -0400152#define CONFIG_PCIE1 /* PCIE controller 1 */
153#define CONFIG_PCIE2 /* PCIE controller 2 */
154#define CONFIG_PCIE3 /* PCIE controller 3 */
155#define CONFIG_PCIE4 /* PCIE controller 4 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530156
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530157#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
158
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530159#if defined(CONFIG_SPIFLASH)
Miquel Raynald0935362019-10-03 19:50:03 +0200160#elif defined(CONFIG_MTD_RAW_NAND)
Udit Agarwald2dd2f72019-11-07 16:11:39 +0000161#ifdef CONFIG_NXP_ESBC
Sumit Gargafaca2a2016-07-14 12:27:52 -0400162#define CONFIG_RAMBOOT_NAND
163#define CONFIG_BOOTSCRIPT_COPY_RAM
164#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530165#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530166
167#define CONFIG_SYS_CLK_FREQ 100000000
168#define CONFIG_DDR_CLK_FREQ 66666666
169
170/*
171 * These can be toggled for performance analysis, otherwise use default.
172 */
173#define CONFIG_SYS_CACHE_STASHING
174#define CONFIG_BACKSIDE_L2_CACHE
175#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
176#define CONFIG_BTB /* toggle branch predition */
177#define CONFIG_DDR_ECC
178#ifdef CONFIG_DDR_ECC
179#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
180#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
181#endif
182
183#define CONFIG_ENABLE_36BIT_PHYS
184
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530185/*
186 * Config the L3 Cache as L3 SRAM
187 */
188#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
Sumit Gargafaca2a2016-07-14 12:27:52 -0400189/*
190 * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
191 * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
192 * (CONFIG_SYS_INIT_L3_VADDR) will be different.
193 */
194#define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530195#define CONFIG_SYS_L3_SIZE 256 << 10
Sumit Gargafaca2a2016-07-14 12:27:52 -0400196#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024)
Tom Rini5cd7ece2019-11-18 20:02:10 -0500197#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530198#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
199#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
200#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530201
202#define CONFIG_SYS_DCSRBAR 0xf0000000
203#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
204
205/*
206 * DDR Setup
207 */
208#define CONFIG_VERY_BIG_RAM
209#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
210#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
211
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530212#define CONFIG_DIMM_SLOTS_PER_CTLR 1
Priyanka Jain37e7f6a2014-02-26 09:38:37 +0530213#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530214
215#define CONFIG_DDR_SPD
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530216
217#define CONFIG_SYS_SPD_BUS_NUM 0
218#define SPD_EEPROM_ADDRESS 0x51
219
220#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
221
222/*
223 * IFC Definitions
224 */
225#define CONFIG_SYS_FLASH_BASE 0xe8000000
226#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
227
228#define CONFIG_SYS_NOR_CSPR_EXT (0xf)
229#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
230 CSPR_PORT_SIZE_16 | \
231 CSPR_MSEL_NOR | \
232 CSPR_V)
233#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530234
235/*
236 * TDM Definition
237 */
238#define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
239
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530240/* NOR Flash Timing Params */
241#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
242#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
243 FTIM0_NOR_TEADC(0x5) | \
244 FTIM0_NOR_TEAHC(0x5))
245#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
246 FTIM1_NOR_TRAD_NOR(0x1A) |\
247 FTIM1_NOR_TSEQRAD_NOR(0x13))
248#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
249 FTIM2_NOR_TCH(0x4) | \
250 FTIM2_NOR_TWPH(0x0E) | \
251 FTIM2_NOR_TWP(0x1c))
252#define CONFIG_SYS_NOR_FTIM3 0x0
253
254#define CONFIG_SYS_FLASH_QUIET_TEST
255#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
256
257#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
258#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
259#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
260#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
261
262#define CONFIG_SYS_FLASH_EMPTY_INFO
263#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
264
265/* CPLD on IFC */
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +0530266#define CPLD_LBMAP_MASK 0x3F
267#define CPLD_BANK_SEL_MASK 0x07
268#define CPLD_BANK_OVERRIDE 0x40
269#define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */
270#define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */
271#define CPLD_LBMAP_RESET 0xFF
272#define CPLD_LBMAP_SHIFT 0x03
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530273
York Sune9c8dcf2016-11-18 13:44:00 -0800274#if defined(CONFIG_TARGET_T1042RDB_PI)
Jason Jindd6377a2014-03-19 10:47:56 +0800275#define CPLD_DIU_SEL_DFP 0x80
York Sund08610d2016-11-21 11:04:34 -0800276#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530277#define CPLD_DIU_SEL_DFP 0xc0
Jason Jindd6377a2014-03-19 10:47:56 +0800278#endif
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +0530279
York Sun2c156012016-11-21 10:46:53 -0800280#if defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530281#define CPLD_INT_MASK_ALL 0xFF
282#define CPLD_INT_MASK_THERM 0x80
283#define CPLD_INT_MASK_DVI_DFP 0x40
284#define CPLD_INT_MASK_QSGMII1 0x20
285#define CPLD_INT_MASK_QSGMII2 0x10
286#define CPLD_INT_MASK_SGMI1 0x08
287#define CPLD_INT_MASK_SGMI2 0x04
288#define CPLD_INT_MASK_TDMR1 0x02
289#define CPLD_INT_MASK_TDMR2 0x01
290#endif
291
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530292#define CONFIG_SYS_CPLD_BASE 0xffdf0000
293#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
Priyanka Jain9495ef32014-01-27 14:07:11 +0530294#define CONFIG_SYS_CSPR2_EXT (0xf)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530295#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
296 | CSPR_PORT_SIZE_8 \
297 | CSPR_MSEL_GPCM \
298 | CSPR_V)
299#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
300#define CONFIG_SYS_CSOR2 0x0
301/* CPLD Timing parameters for IFC CS2 */
302#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
303 FTIM0_GPCM_TEADC(0x0e) | \
304 FTIM0_GPCM_TEAHC(0x0e))
305#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
306 FTIM1_GPCM_TRAD(0x1f))
307#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiec2bc4602014-06-26 14:41:33 +0800308 FTIM2_GPCM_TCH(0x8) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530309 FTIM2_GPCM_TWP(0x1f))
310#define CONFIG_SYS_CS2_FTIM3 0x0
311
312/* NAND Flash on IFC */
313#define CONFIG_NAND_FSL_IFC
314#define CONFIG_SYS_NAND_BASE 0xff800000
315#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
316
317#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
318#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
319 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
320 | CSPR_MSEL_NAND /* MSEL = NAND */ \
321 | CSPR_V)
322#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
323
324#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
325 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
326 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
327 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
328 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
329 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
330 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
331
332#define CONFIG_SYS_NAND_ONFI_DETECTION
333
334/* ONFI NAND Flash mode0 Timing Params */
335#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
336 FTIM0_NAND_TWP(0x18) | \
337 FTIM0_NAND_TWCHT(0x07) | \
338 FTIM0_NAND_TWH(0x0a))
339#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
340 FTIM1_NAND_TWBE(0x39) | \
341 FTIM1_NAND_TRR(0x0e) | \
342 FTIM1_NAND_TRP(0x18))
343#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
344 FTIM2_NAND_TREH(0x0a) | \
345 FTIM2_NAND_TWHRE(0x1e))
346#define CONFIG_SYS_NAND_FTIM3 0x0
347
348#define CONFIG_SYS_NAND_DDR_LAW 11
349#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
350#define CONFIG_SYS_MAX_NAND_DEVICE 1
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530351
352#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
353
Miquel Raynald0935362019-10-03 19:50:03 +0200354#if defined(CONFIG_MTD_RAW_NAND)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530355#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
356#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
357#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
358#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
359#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
360#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
361#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
362#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
363#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
364#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
365#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
366#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
367#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
368#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
369#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
370#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
371#else
372#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
373#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
374#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
375#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
376#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
377#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
378#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
379#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
380#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
381#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
382#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
383#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
384#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
385#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
386#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
387#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
388#endif
389
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530390#ifdef CONFIG_SPL_BUILD
391#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
392#else
393#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
394#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530395
396#if defined(CONFIG_RAMBOOT_PBL)
397#define CONFIG_SYS_RAMBOOT
398#endif
399
Prabhakar Kushwahac4c10d12014-10-29 22:33:09 +0530400#ifdef CONFIG_SYS_FSL_ERRATUM_A008044
Miquel Raynald0935362019-10-03 19:50:03 +0200401#if defined(CONFIG_MTD_RAW_NAND)
Prabhakar Kushwahac4c10d12014-10-29 22:33:09 +0530402#define CONFIG_A008044_WORKAROUND
403#endif
404#endif
405
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530406#define CONFIG_HWCONFIG
407
408/* define to use L1 as initial stack */
409#define CONFIG_L1_INIT_RAM
410#define CONFIG_SYS_INIT_RAM_LOCK
411#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
412#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700413#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530414/* The assembler doesn't like typecast */
415#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
416 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
417 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
418#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
419
420#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
421 GENERATED_GBL_DATA_SIZE)
422#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
423
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530424#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530425#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
426
427/* Serial Port - controlled on board with jumper J8
428 * open - index 2
429 * shorted - index 1
430 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530431#define CONFIG_SYS_NS16550_SERIAL
432#define CONFIG_SYS_NS16550_REG_SIZE 1
433#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
434
435#define CONFIG_SYS_BAUDRATE_TABLE \
436 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
437
438#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
439#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
440#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
441#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530442
York Sund08610d2016-11-21 11:04:34 -0800443#if defined(CONFIG_TARGET_T1042RDB_PI) || defined(CONFIG_TARGET_T1042D4RDB)
Jason Jindd6377a2014-03-19 10:47:56 +0800444/* Video */
445#define CONFIG_FSL_DIU_FB
446
447#ifdef CONFIG_FSL_DIU_FB
448#define CONFIG_FSL_DIU_CH7301
449#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
Jason Jindd6377a2014-03-19 10:47:56 +0800450#define CONFIG_VIDEO_LOGO
451#define CONFIG_VIDEO_BMP_LOGO
452#endif
453#endif
454
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530455/* I2C */
Biwen Li29cd2712020-05-01 20:04:21 +0800456#ifndef CONFIG_DM_I2C
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530457#define CONFIG_SYS_I2C
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530458#define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed in Hz */
Shengzhou Liuf7ce8952014-07-07 12:17:47 +0800459#define CONFIG_SYS_FSL_I2C2_SPEED 400000
460#define CONFIG_SYS_FSL_I2C3_SPEED 400000
461#define CONFIG_SYS_FSL_I2C4_SPEED 400000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530462#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530463#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
Shengzhou Liuf7ce8952014-07-07 12:17:47 +0800464#define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
465#define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530466#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
Shengzhou Liuf7ce8952014-07-07 12:17:47 +0800467#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
468#define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
469#define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
Biwen Li29cd2712020-05-01 20:04:21 +0800470#else
471#define CONFIG_I2C_SET_DEFAULT_BUS_NUM
472#define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
473#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530474
Biwen Li29cd2712020-05-01 20:04:21 +0800475#define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530476/* I2C bus multiplexer */
477#define I2C_MUX_PCA_ADDR 0x70
478#define I2C_MUX_CH_DEFAULT 0x8
vijay rai27cdc772014-03-31 11:46:34 +0530479
York Sun097aa602016-11-21 11:25:26 -0800480#if defined(CONFIG_TARGET_T1042RDB_PI) || \
481 defined(CONFIG_TARGET_T1040D4RDB) || \
482 defined(CONFIG_TARGET_T1042D4RDB)
Jason Jindd6377a2014-03-19 10:47:56 +0800483/* LDI/DVI Encoder for display */
484#define CONFIG_SYS_I2C_LDI_ADDR 0x38
485#define CONFIG_SYS_I2C_DVI_ADDR 0x75
Biwen Li29cd2712020-05-01 20:04:21 +0800486#define CONFIG_SYS_I2C_DVI_BUS_NUM 0
Jason Jindd6377a2014-03-19 10:47:56 +0800487
vijay rai27cdc772014-03-31 11:46:34 +0530488/*
489 * RTC configuration
490 */
491#define RTC
492#define CONFIG_RTC_DS1337 1
493#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530494
vijay rai27cdc772014-03-31 11:46:34 +0530495/*DVI encoder*/
496#define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75
497#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530498
499/*
500 * eSPI - Enhanced SPI
501 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530502
503/*
504 * General PCI
505 * Memory space is mapped 1-1, but I/O space must start from 0.
506 */
507
508#ifdef CONFIG_PCI
509/* controller 1, direct to uli, tgtid 3, Base address 20000 */
510#ifdef CONFIG_PCIE1
511#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530512#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530513#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530514#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530515#endif
516
517/* controller 2, Slot 2, tgtid 2, Base address 201000 */
518#ifdef CONFIG_PCIE2
519#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530520#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530521#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530522#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530523#endif
524
525/* controller 3, Slot 1, tgtid 1, Base address 202000 */
526#ifdef CONFIG_PCIE3
527#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530528#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530529#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530530#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530531#endif
532
533/* controller 4, Base address 203000 */
534#ifdef CONFIG_PCIE4
535#define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530536#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530537#define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530538#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530539#endif
540
Hou Zhiqiang4acc34e2019-08-27 11:03:51 +0000541#if !defined(CONFIG_DM_PCI)
542#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
543#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
544#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
545#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
546#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
547#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
548#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
549#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
550#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
551#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
552#define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
553#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
554#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
555#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
556#define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
557#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
558#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
559#define CONFIG_PCI_INDIRECT_BRIDGE
560#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530561#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530562#endif /* CONFIG_PCI */
563
564/* SATA */
565#define CONFIG_FSL_SATA_V2
566#ifdef CONFIG_FSL_SATA_V2
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530567#define CONFIG_SYS_SATA_MAX_DEVICE 1
568#define CONFIG_SATA1
569#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
570#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
571
572#define CONFIG_LBA48
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530573#endif
574
575/*
576* USB
577*/
578#define CONFIG_HAS_FSL_DR_USB
579
580#ifdef CONFIG_HAS_FSL_DR_USB
Tom Riniceed5d22017-05-12 22:33:27 -0400581#ifdef CONFIG_USB_EHCI_HCD
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530582#define CONFIG_USB_EHCI_FSL
583#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530584#endif
585#endif
586
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530587#ifdef CONFIG_MMC
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530588#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530589#endif
590
591/* Qman/Bman */
592#ifndef CONFIG_NOBQFMAN
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500593#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530594#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
595#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
596#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500597#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
598#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
599#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
600#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
601#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
602 CONFIG_SYS_BMAN_CENA_SIZE)
603#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
604#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500605#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530606#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
607#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
608#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500609#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
610#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
611#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
612#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
613#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
614 CONFIG_SYS_QMAN_CENA_SIZE)
615#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
616#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530617
618#define CONFIG_SYS_DPAA_FMAN
619#define CONFIG_SYS_DPAA_PME
620
Zhao Qiang3c494242014-03-14 10:11:03 +0800621#define CONFIG_U_QE
622
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530623/* Default address of microcode for the Linux Fman driver */
624#if defined(CONFIG_SPIFLASH)
625/*
626 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
627 * env, so we got 0x110000.
628 */
Zhao Qiang83a90842014-03-21 16:21:44 +0800629#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530630#elif defined(CONFIG_SDCARD)
631/*
632 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530633 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
634 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530635 */
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530636#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
Miquel Raynald0935362019-10-03 19:50:03 +0200637#elif defined(CONFIG_MTD_RAW_NAND)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530638#define CONFIG_SYS_FMAN_FW_ADDR (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530639#else
Zhao Qiang83a90842014-03-21 16:21:44 +0800640#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530641#endif
642
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530643#if defined(CONFIG_SPIFLASH)
644#define CONFIG_SYS_QE_FW_ADDR 0x130000
645#elif defined(CONFIG_SDCARD)
646#define CONFIG_SYS_QE_FW_ADDR (512 * 0x920)
Miquel Raynald0935362019-10-03 19:50:03 +0200647#elif defined(CONFIG_MTD_RAW_NAND)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530648#define CONFIG_SYS_QE_FW_ADDR (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
649#else
Zhao Qiang3c494242014-03-14 10:11:03 +0800650#define CONFIG_SYS_QE_FW_ADDR 0xEFF10000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530651#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530652
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530653#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
654#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
655#endif /* CONFIG_NOBQFMAN */
656
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530657#ifdef CONFIG_FMAN_ENET
York Sun5e471552016-11-21 11:08:49 -0800658#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530659#define CONFIG_SYS_SGMII1_PHY_ADDR 0x03
York Sun2c156012016-11-21 10:46:53 -0800660#elif defined(CONFIG_TARGET_T1040D4RDB)
Codrin Ciubotariud456ea12015-10-12 16:33:13 +0300661#define CONFIG_SYS_SGMII1_PHY_ADDR 0x01
York Sund08610d2016-11-21 11:04:34 -0800662#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530663#define CONFIG_SYS_SGMII1_PHY_ADDR 0x02
664#define CONFIG_SYS_SGMII2_PHY_ADDR 0x03
665#define CONFIG_SYS_SGMII3_PHY_ADDR 0x01
666#endif
667
York Sun097aa602016-11-21 11:25:26 -0800668#if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530669#define CONFIG_SYS_RGMII1_PHY_ADDR 0x04
670#define CONFIG_SYS_RGMII2_PHY_ADDR 0x05
671#else
672#define CONFIG_SYS_RGMII1_PHY_ADDR 0x01
673#define CONFIG_SYS_RGMII2_PHY_ADDR 0x02
vijay rai27cdc772014-03-31 11:46:34 +0530674#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530675
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200676/* Enable VSC9953 L2 Switch driver on T1040 SoC */
York Sun37cdf5d2016-11-18 13:31:27 -0800677#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200678#define CONFIG_VSC9953
York Sun37cdf5d2016-11-18 13:31:27 -0800679#ifdef CONFIG_TARGET_T1040RDB
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200680#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04
681#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530682#else
683#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08
684#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c
685#endif
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200686#endif
687
Priyanka Jain29b426b2014-01-30 11:30:04 +0530688#define CONFIG_ETHPRIME "FM1@DTSEC4"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530689#endif
690
691/*
692 * Environment
693 */
694#define CONFIG_LOADS_ECHO /* echo on for serial download */
695#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
696
697/*
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530698 * Miscellaneous configurable options
699 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530700#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530701
702/*
703 * For booting Linux, the board info and command line data
704 * have to be in the first 64 MB of memory, since this is
705 * the maximum mapped by the Linux kernel during initialization.
706 */
707#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
708#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
709
710#ifdef CONFIG_CMD_KGDB
711#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530712#endif
713
714/*
Prabhakar Kushwaha3d1b4bf2014-04-02 17:26:23 +0530715 * Dynamic MTD Partition support with mtdparts
716 */
Prabhakar Kushwaha3d1b4bf2014-04-02 17:26:23 +0530717
718/*
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530719 * Environment Configuration
720 */
721#define CONFIG_ROOTPATH "/opt/nfsroot"
722#define CONFIG_BOOTFILE "uImage"
723#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
724
725/* default location for tftp and bootm */
726#define CONFIG_LOADADDR 1000000
727
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530728#define __USB_PHY_TYPE utmi
vijay rai6eb8e0c2014-08-19 12:46:53 +0530729#define RAMDISKFILE "t104xrdb/ramdisk.uboot"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530730
York Sun37cdf5d2016-11-18 13:31:27 -0800731#ifdef CONFIG_TARGET_T1040RDB
vijay rai27cdc772014-03-31 11:46:34 +0530732#define FDTFILE "t1040rdb/t1040rdb.dtb"
York Sune9c8dcf2016-11-18 13:44:00 -0800733#elif defined(CONFIG_TARGET_T1042RDB_PI)
vijay rai6eb8e0c2014-08-19 12:46:53 +0530734#define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb"
York Sun5e471552016-11-21 11:08:49 -0800735#elif defined(CONFIG_TARGET_T1042RDB)
vijay rai6eb8e0c2014-08-19 12:46:53 +0530736#define FDTFILE "t1042rdb/t1042rdb.dtb"
York Sun2c156012016-11-21 10:46:53 -0800737#elif defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530738#define FDTFILE "t1042rdb/t1040d4rdb.dtb"
York Sund08610d2016-11-21 11:04:34 -0800739#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530740#define FDTFILE "t1042rdb/t1042d4rdb.dtb"
vijay rai27cdc772014-03-31 11:46:34 +0530741#endif
742
Jason Jindd6377a2014-03-19 10:47:56 +0800743#ifdef CONFIG_FSL_DIU_FB
744#define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi"
745#else
746#define DIU_ENVIRONMENT
747#endif
748
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530749#define CONFIG_EXTRA_ENV_SETTINGS \
Priyanka Jain9495ef32014-01-27 14:07:11 +0530750 "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \
751 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
752 "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530753 "netdev=eth0\0" \
Jason Jindd6377a2014-03-19 10:47:56 +0800754 "video-mode=" __stringify(DIU_ENVIRONMENT) "\0" \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530755 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
756 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
757 "tftpflash=tftpboot $loadaddr $uboot && " \
758 "protect off $ubootaddr +$filesize && " \
759 "erase $ubootaddr +$filesize && " \
760 "cp.b $loadaddr $ubootaddr $filesize && " \
761 "protect on $ubootaddr +$filesize && " \
762 "cmp.b $loadaddr $ubootaddr $filesize\0" \
763 "consoledev=ttyS0\0" \
764 "ramdiskaddr=2000000\0" \
vijay rai27cdc772014-03-31 11:46:34 +0530765 "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500766 "fdtaddr=1e00000\0" \
vijay rai27cdc772014-03-31 11:46:34 +0530767 "fdtfile=" __stringify(FDTFILE) "\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500768 "bdev=sda3\0"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530769
770#define CONFIG_LINUX \
771 "setenv bootargs root=/dev/ram rw " \
772 "console=$consoledev,$baudrate $othbootargs;" \
773 "setenv ramdiskaddr 0x02000000;" \
774 "setenv fdtaddr 0x00c00000;" \
775 "setenv loadaddr 0x1000000;" \
776 "bootm $loadaddr $ramdiskaddr $fdtaddr"
777
778#define CONFIG_HDBOOT \
779 "setenv bootargs root=/dev/$bdev rw " \
780 "console=$consoledev,$baudrate $othbootargs;" \
781 "tftp $loadaddr $bootfile;" \
782 "tftp $fdtaddr $fdtfile;" \
783 "bootm $loadaddr - $fdtaddr"
784
785#define CONFIG_NFSBOOTCOMMAND \
786 "setenv bootargs root=/dev/nfs rw " \
787 "nfsroot=$serverip:$rootpath " \
788 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
789 "console=$consoledev,$baudrate $othbootargs;" \
790 "tftp $loadaddr $bootfile;" \
791 "tftp $fdtaddr $fdtfile;" \
792 "bootm $loadaddr - $fdtaddr"
793
794#define CONFIG_RAMBOOTCOMMAND \
795 "setenv bootargs root=/dev/ram rw " \
796 "console=$consoledev,$baudrate $othbootargs;" \
797 "tftp $ramdiskaddr $ramdiskfile;" \
798 "tftp $loadaddr $bootfile;" \
799 "tftp $fdtaddr $fdtfile;" \
800 "bootm $loadaddr $ramdiskaddr $fdtaddr"
801
802#define CONFIG_BOOTCOMMAND CONFIG_LINUX
803
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530804#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530805
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530806#endif /* __CONFIG_H */