Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2007 Atmel Corporation |
| 3 | * |
| 4 | * Configuration settings for the ATSTK1003 CPU daughterboard |
| 5 | * |
| 6 | * See file CREDITS for list of people who contributed to this |
| 7 | * project. |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or |
| 10 | * modify it under the terms of the GNU General Public License as |
| 11 | * published by the Free Software Foundation; either version 2 of |
| 12 | * the License, or (at your option) any later version. |
| 13 | * |
| 14 | * This program is distributed in the hope that it will be useful, |
| 15 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 17 | * GNU General Public License for more details. |
| 18 | * |
| 19 | * You should have received a copy of the GNU General Public License |
| 20 | * along with this program; if not, write to the Free Software |
| 21 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 22 | * MA 02111-1307 USA |
| 23 | */ |
| 24 | #ifndef __CONFIG_H |
| 25 | #define __CONFIG_H |
| 26 | |
Andreas Bießmann | 94156fa | 2010-11-04 23:15:30 +0000 | [diff] [blame] | 27 | #include <asm/arch/hardware.h> |
Haavard Skinnemoen | 23f62f1 | 2008-05-19 11:36:28 +0200 | [diff] [blame] | 28 | |
Andreas Bießmann | 3613145 | 2011-04-18 04:12:38 +0000 | [diff] [blame] | 29 | #define CONFIG_AVR32 |
| 30 | #define CONFIG_AT32AP |
| 31 | #define CONFIG_AT32AP7002 |
| 32 | #define CONFIG_ATSTK1004 |
| 33 | #define CONFIG_ATSTK1000 |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 34 | |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 35 | /* |
| 36 | * Timer clock frequency. We're using the CPU-internal COUNT register |
| 37 | * for this, so this is equivalent to the CPU core clock frequency |
| 38 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 39 | #define CONFIG_SYS_HZ 1000 |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 40 | |
| 41 | /* |
| 42 | * Set up the PLL to run at 140 MHz, the CPU to run at the PLL |
| 43 | * frequency, the HSB and PBB at 1/2, and the PBA to run at 1/4 the |
| 44 | * PLL frequency. |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 45 | * (CONFIG_SYS_OSC0_HZ * CONFIG_SYS_PLL0_MUL) / CONFIG_SYS_PLL0_DIV = PLL MHz |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 46 | */ |
Andreas Bießmann | 3613145 | 2011-04-18 04:12:38 +0000 | [diff] [blame] | 47 | #define CONFIG_PLL |
| 48 | #define CONFIG_SYS_POWER_MANAGER |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 49 | #define CONFIG_SYS_OSC0_HZ 20000000 |
| 50 | #define CONFIG_SYS_PLL0_DIV 1 |
| 51 | #define CONFIG_SYS_PLL0_MUL 7 |
| 52 | #define CONFIG_SYS_PLL0_SUPPRESS_CYCLES 16 |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 53 | /* |
| 54 | * Set the CPU running at: |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 55 | * PLL / (2^CONFIG_SYS_CLKDIV_CPU) = CPU MHz |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 56 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 57 | #define CONFIG_SYS_CLKDIV_CPU 0 |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 58 | /* |
| 59 | * Set the HSB running at: |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 60 | * PLL / (2^CONFIG_SYS_CLKDIV_HSB) = HSB MHz |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 61 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 62 | #define CONFIG_SYS_CLKDIV_HSB 1 |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 63 | /* |
| 64 | * Set the PBA running at: |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 65 | * PLL / (2^CONFIG_SYS_CLKDIV_PBA) = PBA MHz |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 66 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 67 | #define CONFIG_SYS_CLKDIV_PBA 2 |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 68 | /* |
| 69 | * Set the PBB running at: |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 70 | * PLL / (2^CONFIG_SYS_CLKDIV_PBB) = PBB MHz |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 71 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 72 | #define CONFIG_SYS_CLKDIV_PBB 1 |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 73 | |
Haavard Skinnemoen | c6f292f | 2010-08-12 13:52:54 +0700 | [diff] [blame] | 74 | /* Reserve VM regions for SDRAM and NOR flash */ |
| 75 | #define CONFIG_SYS_NR_VM_REGIONS 2 |
| 76 | |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 77 | /* |
| 78 | * The PLLOPT register controls the PLL like this: |
| 79 | * icp = PLLOPT<2> |
| 80 | * ivco = PLLOPT<1:0> |
| 81 | * |
| 82 | * We want icp=1 (default) and ivco=0 (80-160 MHz) or ivco=2 (150-240MHz). |
| 83 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 84 | #define CONFIG_SYS_PLL0_OPT 0x04 |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 85 | |
Andreas Bießmann | 5807e79 | 2010-11-04 23:15:31 +0000 | [diff] [blame] | 86 | #define CONFIG_USART_BASE ATMEL_BASE_USART1 |
| 87 | #define CONFIG_USART_ID 1 |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 88 | |
| 89 | /* User serviceable stuff */ |
Andreas Bießmann | 3613145 | 2011-04-18 04:12:38 +0000 | [diff] [blame] | 90 | #define CONFIG_DOS_PARTITION |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 91 | |
Andreas Bießmann | 3613145 | 2011-04-18 04:12:38 +0000 | [diff] [blame] | 92 | #define CONFIG_CMDLINE_TAG |
| 93 | #define CONFIG_SETUP_MEMORY_TAGS |
| 94 | #define CONFIG_INITRD_TAG |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 95 | |
| 96 | #define CONFIG_STACKSIZE (2048) |
| 97 | |
| 98 | #define CONFIG_BAUDRATE 115200 |
| 99 | #define CONFIG_BOOTARGS \ |
| 100 | "console=ttyS0 root=/dev/mmcblk0p1 rootwait" |
| 101 | |
| 102 | #define CONFIG_BOOTCOMMAND \ |
Sven Schnelle | 8aa9682 | 2011-10-21 14:49:25 +0200 | [diff] [blame] | 103 | "mmc rescan; ext2load mmc 0:1 0x10200000 /boot/uImage; bootm" |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 104 | |
| 105 | /* |
| 106 | * Only interrupt autoboot if <space> is pressed. Otherwise, garbage |
| 107 | * data on the serial line may interrupt the boot sequence. |
| 108 | */ |
| 109 | #define CONFIG_BOOTDELAY 1 |
Andreas Bießmann | 3613145 | 2011-04-18 04:12:38 +0000 | [diff] [blame] | 110 | #define CONFIG_AUTOBOOT |
| 111 | #define CONFIG_AUTOBOOT_KEYED |
Wolfgang Denk | dd5463b | 2008-07-16 16:38:59 +0200 | [diff] [blame] | 112 | #define CONFIG_AUTOBOOT_PROMPT \ |
| 113 | "Press SPACE to abort autoboot in %d seconds\n", bootdelay |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 114 | #define CONFIG_AUTOBOOT_DELAY_STR "d" |
| 115 | #define CONFIG_AUTOBOOT_STOP_STR " " |
| 116 | |
| 117 | /* |
| 118 | * Command line configuration. |
| 119 | */ |
| 120 | #include <config_cmd_default.h> |
| 121 | |
| 122 | #define CONFIG_CMD_ASKENV |
| 123 | #define CONFIG_CMD_EXT2 |
| 124 | #define CONFIG_CMD_FAT |
| 125 | #define CONFIG_CMD_JFFS2 |
| 126 | #define CONFIG_CMD_MMC |
| 127 | |
| 128 | #undef CONFIG_CMD_FPGA |
| 129 | #undef CONFIG_CMD_NET |
| 130 | #undef CONFIG_CMD_NFS |
| 131 | #undef CONFIG_CMD_SETGETDCR |
| 132 | #undef CONFIG_CMD_XIMG |
| 133 | |
Andreas Bießmann | 3613145 | 2011-04-18 04:12:38 +0000 | [diff] [blame] | 134 | #define CONFIG_ATMEL_USART |
| 135 | #define CONFIG_PORTMUX_PIO |
| 136 | #define CONFIG_SYS_HSDRAMC |
| 137 | #define CONFIG_MMC |
Sven Schnelle | 8aa9682 | 2011-10-21 14:49:25 +0200 | [diff] [blame] | 138 | #define CONFIG_GENERIC_ATMEL_MCI |
| 139 | #define CONFIG_GENERIC_MMC |
| 140 | #define CONFIG_SYS_MMC_MAX_BLK_COUNT 1 |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 141 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 142 | #define CONFIG_SYS_DCACHE_LINESZ 32 |
| 143 | #define CONFIG_SYS_ICACHE_LINESZ 32 |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 144 | |
| 145 | #define CONFIG_NR_DRAM_BANKS 1 |
| 146 | |
Andreas Bießmann | ab7344a | 2011-06-28 04:15:58 +0000 | [diff] [blame] | 147 | #define CONFIG_SYS_FLASH_CFI |
| 148 | #define CONFIG_FLASH_CFI_DRIVER |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 149 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 150 | #define CONFIG_SYS_FLASH_BASE 0x00000000 |
| 151 | #define CONFIG_SYS_FLASH_SIZE 0x800000 |
| 152 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 |
| 153 | #define CONFIG_SYS_MAX_FLASH_SECT 135 |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 154 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 155 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE |
Andreas Bießmann | 71c2bf5 | 2011-04-18 04:12:44 +0000 | [diff] [blame] | 156 | #define CONFIG_SYS_TEXT_BASE 0x00000000 |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 157 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 158 | #define CONFIG_SYS_INTRAM_BASE INTERNAL_SRAM_BASE |
| 159 | #define CONFIG_SYS_INTRAM_SIZE INTERNAL_SRAM_SIZE |
| 160 | #define CONFIG_SYS_SDRAM_BASE EBI_SDRAM_BASE |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 161 | |
Andreas Bießmann | 3613145 | 2011-04-18 04:12:38 +0000 | [diff] [blame] | 162 | #define CONFIG_ENV_IS_IN_FLASH |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 163 | #define CONFIG_ENV_SIZE 65536 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 164 | #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_SIZE - CONFIG_ENV_SIZE) |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 165 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 166 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INTRAM_BASE + CONFIG_SYS_INTRAM_SIZE) |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 167 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 168 | #define CONFIG_SYS_MALLOC_LEN (256*1024) |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 169 | |
Haavard Skinnemoen | 8163468 | 2007-11-22 17:04:13 +0100 | [diff] [blame] | 170 | /* Allow 2MB for the kernel run-time image */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 171 | #define CONFIG_SYS_LOAD_ADDR (EBI_SDRAM_BASE + 0x00200000) |
| 172 | #define CONFIG_SYS_BOOTPARAMS_LEN (16 * 1024) |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 173 | |
| 174 | /* Other configuration settings that shouldn't have to change all that often */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 175 | #define CONFIG_SYS_PROMPT "U-Boot> " |
| 176 | #define CONFIG_SYS_CBSIZE 256 |
| 177 | #define CONFIG_SYS_MAXARGS 16 |
| 178 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) |
Andreas Bießmann | 3613145 | 2011-04-18 04:12:38 +0000 | [diff] [blame] | 179 | #define CONFIG_SYS_LONGHELP |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 180 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 181 | #define CONFIG_SYS_MEMTEST_START EBI_SDRAM_BASE |
| 182 | #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 0x700000) |
| 183 | #define CONFIG_SYS_BAUDRATE_TABLE { 115200, 38400, 19200, 9600, 2400 } |
Haavard Skinnemoen | 787ef7b | 2007-10-29 13:02:54 +0100 | [diff] [blame] | 184 | |
| 185 | #endif /* __CONFIG_H */ |