blob: 5720386d1e4bdeb38965904e591a7657a2187d38 [file] [log] [blame]
Kumar Galae1c09492010-07-15 16:49:03 -05001/*
ramneek mehresh3d339632012-04-18 19:39:53 +00002 * Copyright 2009-2012 Freescale Semiconductor, Inc.
Kumar Galae1c09492010-07-15 16:49:03 -05003 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Kumar Galae1c09492010-07-15 16:49:03 -05005 */
6
7/*
8 * Corenet DS style board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13#include "../board/freescale/common/ics307_clk.h"
14
Shaohui Xie25a2b392011-03-16 10:10:32 +080015#ifdef CONFIG_RAMBOOT_PBL
Aneesh Bansale0f50152015-06-16 10:36:00 +053016#ifdef CONFIG_SECURE_BOOT
Shaohui Xie25a2b392011-03-16 10:10:32 +080017#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
18#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Aneesh Bansale0f50152015-06-16 10:36:00 +053019#ifdef CONFIG_NAND
20#define CONFIG_RAMBOOT_NAND
21#endif
Aneesh Bansalb69061d2015-06-16 10:36:43 +053022#define CONFIG_BOOTSCRIPT_COPY_RAM
Aneesh Bansale0f50152015-06-16 10:36:00 +053023#else
24#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
25#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090026#define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
York Sun80d89912016-11-18 11:22:17 -080027#if defined(CONFIG_TARGET_P3041DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090028#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p3041ds.cfg
York Sund1bb6022016-11-18 11:26:09 -080029#elif defined(CONFIG_TARGET_P4080DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090030#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p4080ds.cfg
York Sun14bd0742016-11-18 11:32:46 -080031#elif defined(CONFIG_TARGET_P5020DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090032#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5020ds.cfg
York Suncc85e252016-11-18 11:40:51 -080033#elif defined(CONFIG_TARGET_P5040DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090034#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5040ds.cfg
Shaohui Xieea65fd82012-08-10 02:49:35 +000035#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080036#endif
Aneesh Bansale0f50152015-06-16 10:36:00 +053037#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080038
Liu Gangb4611ee2012-08-09 05:10:03 +000039#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gang1e084582012-03-08 00:33:18 +000040/* Set 1M boot space */
Liu Gangb4611ee2012-08-09 05:10:03 +000041#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
42#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
43 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +000044#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
45#define CONFIG_SYS_NO_FLASH
46#endif
47
Kumar Galae1c09492010-07-15 16:49:03 -050048/* High Level Configuration Options */
Kumar Galae1c09492010-07-15 16:49:03 -050049#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Kumar Galae1c09492010-07-15 16:49:03 -050050#define CONFIG_MP /* support multiple processors */
51
Kumar Gala51832132010-10-20 16:02:41 -050052#ifndef CONFIG_SYS_TEXT_BASE
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053053#define CONFIG_SYS_TEXT_BASE 0xeff40000
Kumar Gala51832132010-10-20 16:02:41 -050054#endif
55
Kumar Galae727a362011-01-12 02:48:53 -060056#ifndef CONFIG_RESET_VECTOR_ADDRESS
57#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
58#endif
59
Kumar Galae1c09492010-07-15 16:49:03 -050060#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
61#define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
62#define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
Ruchika Gupta12af67f2014-10-15 11:35:31 +053063#define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
Robert P. J. Daya8099812016-05-03 19:52:49 -040064#define CONFIG_PCIE1 /* PCIE controller 1 */
65#define CONFIG_PCIE2 /* PCIE controller 2 */
Kumar Galae1c09492010-07-15 16:49:03 -050066#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
67#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
Kumar Galae1c09492010-07-15 16:49:03 -050068
Kumar Galae1c09492010-07-15 16:49:03 -050069#define CONFIG_ENV_OVERWRITE
70
71#ifdef CONFIG_SYS_NO_FLASH
Liu Gangb4611ee2012-08-09 05:10:03 +000072#if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL)
Kumar Galae1c09492010-07-15 16:49:03 -050073#define CONFIG_ENV_IS_NOWHERE
Liu Gang85bcd732012-03-08 00:33:20 +000074#endif
Kumar Galae1c09492010-07-15 16:49:03 -050075#else
Kumar Galae1c09492010-07-15 16:49:03 -050076#define CONFIG_FLASH_CFI_DRIVER
77#define CONFIG_SYS_FLASH_CFI
York Sun7b1559d2011-06-30 11:00:56 -070078#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Shaohui Xiec6083892011-05-12 18:46:40 +080079#endif
80
81#if defined(CONFIG_SPIFLASH)
82#define CONFIG_SYS_EXTRA_ENV_RELOC
83#define CONFIG_ENV_IS_IN_SPI_FLASH
84#define CONFIG_ENV_SPI_BUS 0
85#define CONFIG_ENV_SPI_CS 0
86#define CONFIG_ENV_SPI_MAX_HZ 10000000
87#define CONFIG_ENV_SPI_MODE 0
88#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
89#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
90#define CONFIG_ENV_SECT_SIZE 0x10000
91#elif defined(CONFIG_SDCARD)
92#define CONFIG_SYS_EXTRA_ENV_RELOC
93#define CONFIG_ENV_IS_IN_MMC
Fabio Estevamae8c45e2012-01-11 09:20:50 +000094#define CONFIG_FSL_FIXED_MMC_LOCATION
Shaohui Xiec6083892011-05-12 18:46:40 +080095#define CONFIG_SYS_MMC_ENV_DEV 0
96#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053097#define CONFIG_ENV_OFFSET (512 * 1658)
Shaohui Xiee04e16b2011-05-09 16:53:51 +080098#elif defined(CONFIG_NAND)
99#define CONFIG_SYS_EXTRA_ENV_RELOC
100#define CONFIG_ENV_IS_IN_NAND
101#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530102#define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +0000103#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gang85bcd732012-03-08 00:33:20 +0000104#define CONFIG_ENV_IS_IN_REMOTE
105#define CONFIG_ENV_ADDR 0xffe20000
106#define CONFIG_ENV_SIZE 0x2000
Liu Gang170fae22012-03-08 00:33:15 +0000107#elif defined(CONFIG_ENV_IS_NOWHERE)
108#define CONFIG_ENV_SIZE 0x2000
Shaohui Xiec6083892011-05-12 18:46:40 +0800109#else
110#define CONFIG_ENV_IS_IN_FLASH
Shaohui Xie25a2b392011-03-16 10:10:32 +0800111#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Shaohui Xiec6083892011-05-12 18:46:40 +0800112#define CONFIG_ENV_SIZE 0x2000
113#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Kumar Galae1c09492010-07-15 16:49:03 -0500114#endif
115
116#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
Kumar Galae1c09492010-07-15 16:49:03 -0500117
118/*
119 * These can be toggled for performance analysis, otherwise use default.
120 */
121#define CONFIG_SYS_CACHE_STASHING
122#define CONFIG_BACKSIDE_L2_CACHE
123#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
124#define CONFIG_BTB /* toggle branch predition */
York Sun147fde12011-01-10 12:02:58 +0000125#define CONFIG_DDR_ECC
Kumar Galae1c09492010-07-15 16:49:03 -0500126#ifdef CONFIG_DDR_ECC
127#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
128#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
129#endif
130
131#define CONFIG_ENABLE_36BIT_PHYS
132
133#ifdef CONFIG_PHYS_64BIT
134#define CONFIG_ADDR_MAP
135#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
136#endif
137
York Sun18acc8b2010-09-28 15:20:36 -0700138#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Kumar Galae1c09492010-07-15 16:49:03 -0500139#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
140#define CONFIG_SYS_MEMTEST_END 0x00400000
141#define CONFIG_SYS_ALT_MEMTEST
142#define CONFIG_PANIC_HANG /* do not reset board on panic */
143
144/*
Shaohui Xie25a2b392011-03-16 10:10:32 +0800145 * Config the L3 Cache as L3 SRAM
146 */
147#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
148#ifdef CONFIG_PHYS_64BIT
149#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
150#else
151#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
152#endif
153#define CONFIG_SYS_L3_SIZE (1024 << 10)
154#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
155
Kumar Galae1c09492010-07-15 16:49:03 -0500156#ifdef CONFIG_PHYS_64BIT
157#define CONFIG_SYS_DCSRBAR 0xf0000000
158#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
159#endif
160
161/* EEPROM */
162#define CONFIG_ID_EEPROM
163#define CONFIG_SYS_I2C_EEPROM_NXID
164#define CONFIG_SYS_EEPROM_BUS_NUM 0
165#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
166#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
167
168/*
169 * DDR Setup
170 */
171#define CONFIG_VERY_BIG_RAM
172#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
173#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
174
175#define CONFIG_DIMM_SLOTS_PER_CTLR 1
york0b2bb6d2010-07-02 22:25:59 +0000176#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
Kumar Galae1c09492010-07-15 16:49:03 -0500177
178#define CONFIG_DDR_SPD
York Sunf0626592013-09-30 09:22:09 -0700179#define CONFIG_SYS_FSL_DDR3
Kumar Galae1c09492010-07-15 16:49:03 -0500180
Kumar Galae1c09492010-07-15 16:49:03 -0500181#define CONFIG_SYS_SPD_BUS_NUM 1
182#define SPD_EEPROM_ADDRESS1 0x51
183#define SPD_EEPROM_ADDRESS2 0x52
Kumar Galae38209e2011-02-09 02:00:08 +0000184#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
York Sun269c7eb2010-10-18 13:46:49 -0700185#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
Kumar Galae1c09492010-07-15 16:49:03 -0500186
187/*
188 * Local Bus Definitions
189 */
190
191/* Set the local bus clock 1/8 of platform clock */
192#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
193
194#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
195#ifdef CONFIG_PHYS_64BIT
196#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
197#else
198#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
199#endif
200
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800201#define CONFIG_SYS_FLASH_BR_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000202 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800203 | BR_PS_16 | BR_V)
204#define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
Kumar Galae1c09492010-07-15 16:49:03 -0500205 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
206
207#define CONFIG_SYS_BR1_PRELIM \
208 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
209#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
210
Kumar Galae1c09492010-07-15 16:49:03 -0500211#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
212#ifdef CONFIG_PHYS_64BIT
213#define PIXIS_BASE_PHYS 0xfffdf0000ull
214#else
215#define PIXIS_BASE_PHYS PIXIS_BASE
216#endif
217
218#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
219#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
220
221#define PIXIS_LBMAP_SWITCH 7
222#define PIXIS_LBMAP_MASK 0xf0
223#define PIXIS_LBMAP_SHIFT 4
224#define PIXIS_LBMAP_ALTBANK 0x40
225
226#define CONFIG_SYS_FLASH_QUIET_TEST
227#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
228
229#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
230#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
231#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
232#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
233
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200234#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kumar Galae1c09492010-07-15 16:49:03 -0500235
Shaohui Xie25a2b392011-03-16 10:10:32 +0800236#if defined(CONFIG_RAMBOOT_PBL)
237#define CONFIG_SYS_RAMBOOT
238#endif
239
Kumar Galae38209e2011-02-09 02:00:08 +0000240/* Nand Flash */
Kumar Galae38209e2011-02-09 02:00:08 +0000241#ifdef CONFIG_NAND_FSL_ELBC
242#define CONFIG_SYS_NAND_BASE 0xffa00000
243#ifdef CONFIG_PHYS_64BIT
244#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
245#else
246#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
247#endif
248
249#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
250#define CONFIG_SYS_MAX_NAND_DEVICE 1
Kumar Galae38209e2011-02-09 02:00:08 +0000251#define CONFIG_CMD_NAND
252#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
253
254/* NAND flash config */
255#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
256 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
257 | BR_PS_8 /* Port Size = 8 bit */ \
258 | BR_MS_FCM /* MSEL = FCM */ \
259 | BR_V) /* valid */
260#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
261 | OR_FCM_PGS /* Large Page*/ \
262 | OR_FCM_CSCT \
263 | OR_FCM_CST \
264 | OR_FCM_CHT \
265 | OR_FCM_SCY_1 \
266 | OR_FCM_TRLX \
267 | OR_FCM_EHTR)
268
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800269#ifdef CONFIG_NAND
270#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
271#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
272#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
273#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
274#else
275#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
276#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
277#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
278#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
279#endif
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800280#else
281#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
282#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
Kumar Galad0af3b92011-08-31 09:50:13 -0500283#endif /* CONFIG_NAND_FSL_ELBC */
Kumar Galae38209e2011-02-09 02:00:08 +0000284
Kumar Galae1c09492010-07-15 16:49:03 -0500285#define CONFIG_SYS_FLASH_EMPTY_INFO
286#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
287#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
288
289#define CONFIG_BOARD_EARLY_INIT_F
290#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
291#define CONFIG_MISC_INIT_R
292
293#define CONFIG_HWCONFIG
294
295/* define to use L1 as initial stack */
296#define CONFIG_L1_INIT_RAM
297#define CONFIG_SYS_INIT_RAM_LOCK
298#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
299#ifdef CONFIG_PHYS_64BIT
300#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
301#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
302/* The assembler doesn't like typecast */
303#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
304 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
305 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
306#else
307#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
308#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
309#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
310#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200311#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Galae1c09492010-07-15 16:49:03 -0500312
Wolfgang Denk0191e472010-10-26 14:34:52 +0200313#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kumar Galae1c09492010-07-15 16:49:03 -0500314#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
315
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530316#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Kumar Galae1c09492010-07-15 16:49:03 -0500317#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
318
319/* Serial Port - controlled on board with jumper J8
320 * open - index 2
321 * shorted - index 1
322 */
323#define CONFIG_CONS_INDEX 1
Kumar Galae1c09492010-07-15 16:49:03 -0500324#define CONFIG_SYS_NS16550_SERIAL
325#define CONFIG_SYS_NS16550_REG_SIZE 1
326#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
327
328#define CONFIG_SYS_BAUDRATE_TABLE \
329 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
330
331#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
332#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
333#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
334#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
335
Kumar Galae1c09492010-07-15 16:49:03 -0500336/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200337#define CONFIG_SYS_I2C
338#define CONFIG_SYS_I2C_FSL
339#define CONFIG_SYS_FSL_I2C_SPEED 400000
340#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
341#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
342#define CONFIG_SYS_FSL_I2C2_SPEED 400000
343#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
344#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
Kumar Galae1c09492010-07-15 16:49:03 -0500345
346/*
347 * RapidIO
348 */
Kumar Gala8975d7a2010-12-30 12:09:53 -0600349#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500350#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600351#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500352#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600353#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500354#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600355#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500356
Kumar Gala8975d7a2010-12-30 12:09:53 -0600357#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500358#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600359#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500360#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600361#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500362#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600363#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500364
365/*
Liu Gang4cc85322012-03-08 00:33:17 +0000366 * for slave u-boot IMAGE instored in master memory space,
367 * PHYS must be aligned based on the SIZE
368 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800369#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
370#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
371#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
372#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gang85bcd732012-03-08 00:33:20 +0000373/*
Liu Gangd7b17a92012-08-09 05:09:59 +0000374 * for slave UCODE and ENV instored in master memory space,
Liu Gang85bcd732012-03-08 00:33:20 +0000375 * PHYS must be aligned based on the SIZE
376 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800377#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gang99e0c292012-08-09 05:10:02 +0000378#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
379#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangd7b17a92012-08-09 05:09:59 +0000380
Liu Gangf420aa92012-03-08 00:33:21 +0000381/* slave core release by master*/
Liu Gang99e0c292012-08-09 05:10:02 +0000382#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
383#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gang4cc85322012-03-08 00:33:17 +0000384
385/*
Liu Gangb4611ee2012-08-09 05:10:03 +0000386 * SRIO_PCIE_BOOT - SLAVE
Liu Gang1e084582012-03-08 00:33:18 +0000387 */
Liu Gangb4611ee2012-08-09 05:10:03 +0000388#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
389#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
390#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
391 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +0000392#endif
393
394/*
Shaohui Xie58649792011-05-12 18:46:14 +0800395 * eSPI - Enhanced SPI
396 */
Shaohui Xie58649792011-05-12 18:46:14 +0800397#define CONFIG_SF_DEFAULT_SPEED 10000000
398#define CONFIG_SF_DEFAULT_MODE 0
399
400/*
Kumar Galae1c09492010-07-15 16:49:03 -0500401 * General PCI
402 * Memory space is mapped 1-1, but I/O space must start from 0.
403 */
404
405/* controller 1, direct to uli, tgtid 3, Base address 20000 */
406#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
407#ifdef CONFIG_PHYS_64BIT
408#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
409#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
410#else
411#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
412#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
413#endif
414#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
415#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
416#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
417#ifdef CONFIG_PHYS_64BIT
418#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
419#else
420#define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
421#endif
422#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
423
424/* controller 2, Slot 2, tgtid 2, Base address 201000 */
425#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
426#ifdef CONFIG_PHYS_64BIT
427#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
428#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
429#else
430#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
431#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
432#endif
433#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
434#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
435#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
436#ifdef CONFIG_PHYS_64BIT
437#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
438#else
439#define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
440#endif
441#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
442
443/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Trübenbach, Ralfd8ec2c02011-04-20 13:04:47 +0000444#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500445#ifdef CONFIG_PHYS_64BIT
446#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
447#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
448#else
449#define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
450#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
451#endif
452#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
453#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
454#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
455#ifdef CONFIG_PHYS_64BIT
456#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
457#else
458#define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
459#endif
460#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
461
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500462/* controller 4, Base address 203000 */
463#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
464#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
465#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
466#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
467#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
468#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
469
Kumar Galae1c09492010-07-15 16:49:03 -0500470/* Qman/Bman */
Haiying Wang325a12f2011-01-20 22:26:31 +0000471#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
Kumar Galae1c09492010-07-15 16:49:03 -0500472#define CONFIG_SYS_BMAN_NUM_PORTALS 10
473#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
474#ifdef CONFIG_PHYS_64BIT
475#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
476#else
477#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
478#endif
479#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500480#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
481#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
482#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
483#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
484#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
485 CONFIG_SYS_BMAN_CENA_SIZE)
486#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
487#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500488#define CONFIG_SYS_QMAN_NUM_PORTALS 10
489#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
490#ifdef CONFIG_PHYS_64BIT
491#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
492#else
493#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
494#endif
495#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500496#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
497#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
498#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
499#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
500#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
501 CONFIG_SYS_QMAN_CENA_SIZE)
502#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
503#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500504
505#define CONFIG_SYS_DPAA_FMAN
506#define CONFIG_SYS_DPAA_PME
507/* Default address of microcode for the Linux Fman driver */
Timur Tabibb763662011-05-03 13:35:11 -0500508#if defined(CONFIG_SPIFLASH)
509/*
510 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
511 * env, so we got 0x110000.
512 */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600513#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Zhao Qiang83a90842014-03-21 16:21:44 +0800514#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Timur Tabibb763662011-05-03 13:35:11 -0500515#elif defined(CONFIG_SDCARD)
516/*
517 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530518 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
519 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
Timur Tabibb763662011-05-03 13:35:11 -0500520 */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600521#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Zhao Qiang83a90842014-03-21 16:21:44 +0800522#define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
Timur Tabibb763662011-05-03 13:35:11 -0500523#elif defined(CONFIG_NAND)
Timur Tabi275f4bb2011-11-22 09:21:25 -0600524#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Zhao Qiang83a90842014-03-21 16:21:44 +0800525#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +0000526#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gang1e084582012-03-08 00:33:18 +0000527/*
528 * Slave has no ucode locally, it can fetch this from remote. When implementing
529 * in two corenet boards, slave's ucode could be stored in master's memory
530 * space, the address can be mapped from slave TLB->slave LAW->
Liu Gangb4611ee2012-08-09 05:10:03 +0000531 * slave SRIO or PCIE outbound window->master inbound window->
532 * master LAW->the ucode address in master's memory space.
Liu Gang1e084582012-03-08 00:33:18 +0000533 */
534#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
Zhao Qiang83a90842014-03-21 16:21:44 +0800535#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
Kumar Galae1c09492010-07-15 16:49:03 -0500536#else
Timur Tabi275f4bb2011-11-22 09:21:25 -0600537#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiang83a90842014-03-21 16:21:44 +0800538#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Kumar Galae1c09492010-07-15 16:49:03 -0500539#endif
Timur Tabi275f4bb2011-11-22 09:21:25 -0600540#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
541#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
Kumar Galae1c09492010-07-15 16:49:03 -0500542
543#ifdef CONFIG_SYS_DPAA_FMAN
544#define CONFIG_FMAN_ENET
Andy Fleming79ce05b2010-10-20 15:35:16 -0500545#define CONFIG_PHYLIB_10G
546#define CONFIG_PHY_VITESSE
547#define CONFIG_PHY_TERANETICS
Kumar Galae1c09492010-07-15 16:49:03 -0500548#endif
549
550#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000551#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Galae1c09492010-07-15 16:49:03 -0500552
Kumar Galae1c09492010-07-15 16:49:03 -0500553#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
554#define CONFIG_DOS_PARTITION
555#endif /* CONFIG_PCI */
556
557/* SATA */
558#ifdef CONFIG_FSL_SATA_V2
559#define CONFIG_LIBATA
560#define CONFIG_FSL_SATA
561
562#define CONFIG_SYS_SATA_MAX_DEVICE 2
563#define CONFIG_SATA1
564#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
565#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
566#define CONFIG_SATA2
567#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
568#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
569
570#define CONFIG_LBA48
571#define CONFIG_CMD_SATA
572#define CONFIG_DOS_PARTITION
Kumar Galae1c09492010-07-15 16:49:03 -0500573#endif
574
575#ifdef CONFIG_FMAN_ENET
576#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
577#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
578#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
579#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
580#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
581
Kumar Galae1c09492010-07-15 16:49:03 -0500582#define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
583#define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
584#define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
585#define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
586#define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
Kumar Galae1c09492010-07-15 16:49:03 -0500587
588#define CONFIG_SYS_TBIPA_VALUE 8
589#define CONFIG_MII /* MII PHY management */
590#define CONFIG_ETHPRIME "FM1@DTSEC1"
591#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
592#endif
593
594/*
595 * Environment
596 */
Kumar Galae1c09492010-07-15 16:49:03 -0500597#define CONFIG_LOADS_ECHO /* echo on for serial download */
598#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
599
600/*
601 * Command line configuration.
602 */
Kumar Galae1c09492010-07-15 16:49:03 -0500603#define CONFIG_CMD_ERRATA
604#define CONFIG_CMD_IRQ
Kumar Galaaff60ff2011-08-31 09:16:02 -0500605#define CONFIG_CMD_REGINFO
Kumar Galae1c09492010-07-15 16:49:03 -0500606
607#ifdef CONFIG_PCI
608#define CONFIG_CMD_PCI
Kumar Galae1c09492010-07-15 16:49:03 -0500609#endif
610
611/*
612* USB
613*/
ramneek mehresh3d339632012-04-18 19:39:53 +0000614#define CONFIG_HAS_FSL_DR_USB
615#define CONFIG_HAS_FSL_MPH_USB
616
617#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
Kumar Galae1c09492010-07-15 16:49:03 -0500618#define CONFIG_USB_EHCI
619#define CONFIG_USB_EHCI_FSL
620#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
ramneek mehresh3d339632012-04-18 19:39:53 +0000621#endif
Kumar Galae1c09492010-07-15 16:49:03 -0500622
Kumar Galae1c09492010-07-15 16:49:03 -0500623#ifdef CONFIG_MMC
624#define CONFIG_FSL_ESDHC
625#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
626#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Kumar Galae1c09492010-07-15 16:49:03 -0500627#define CONFIG_GENERIC_MMC
Kumar Galae1c09492010-07-15 16:49:03 -0500628#define CONFIG_DOS_PARTITION
629#endif
630
Ruchika Gupta12af67f2014-10-15 11:35:31 +0530631/* Hash command with SHA acceleration supported in hardware */
632#ifdef CONFIG_FSL_CAAM
633#define CONFIG_CMD_HASH
634#define CONFIG_SHA_HW_ACCEL
635#endif
636
Kumar Galae1c09492010-07-15 16:49:03 -0500637/*
638 * Miscellaneous configurable options
639 */
640#define CONFIG_SYS_LONGHELP /* undef to save memory */
641#define CONFIG_CMDLINE_EDITING /* Command-line editing */
642#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
643#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Galae1c09492010-07-15 16:49:03 -0500644#ifdef CONFIG_CMD_KGDB
645#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
646#else
647#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
648#endif
649#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
650#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
651#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Kumar Galae1c09492010-07-15 16:49:03 -0500652
653/*
654 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500655 * have to be in the first 64 MB of memory, since this is
Kumar Galae1c09492010-07-15 16:49:03 -0500656 * the maximum mapped by the Linux kernel during initialization.
657 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500658#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
659#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Galae1c09492010-07-15 16:49:03 -0500660
Kumar Galae1c09492010-07-15 16:49:03 -0500661#ifdef CONFIG_CMD_KGDB
662#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Galae1c09492010-07-15 16:49:03 -0500663#endif
664
665/*
666 * Environment Configuration
667 */
Joe Hershberger257ff782011-10-13 13:03:47 +0000668#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000669#define CONFIG_BOOTFILE "uImage"
Kumar Galae1c09492010-07-15 16:49:03 -0500670#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
671
672/* default location for tftp and bootm */
673#define CONFIG_LOADADDR 1000000
674
Kumar Galae1c09492010-07-15 16:49:03 -0500675
676#define CONFIG_BAUDRATE 115200
677
York Sund1bb6022016-11-18 11:26:09 -0800678#ifdef CONFIG_TARGET_P4080DS
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000679#define __USB_PHY_TYPE ulpi
680#else
681#define __USB_PHY_TYPE utmi
682#endif
683
Kumar Galae1c09492010-07-15 16:49:03 -0500684#define CONFIG_EXTRA_ENV_SETTINGS \
Emil Medveb250d372010-08-31 22:57:43 -0500685 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000686 "bank_intlv=cs0_cs1;" \
ramneek mehresh1b57b002013-09-10 17:37:45 +0530687 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
688 "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Kumar Galae1c09492010-07-15 16:49:03 -0500689 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200690 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
691 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Emil Medveb250d372010-08-31 22:57:43 -0500692 "tftpflash=tftpboot $loadaddr $uboot && " \
693 "protect off $ubootaddr +$filesize && " \
694 "erase $ubootaddr +$filesize && " \
695 "cp.b $loadaddr $ubootaddr $filesize && " \
696 "protect on $ubootaddr +$filesize && " \
697 "cmp.b $loadaddr $ubootaddr $filesize\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500698 "consoledev=ttyS0\0" \
699 "ramdiskaddr=2000000\0" \
700 "ramdiskfile=p4080ds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500701 "fdtaddr=1e00000\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500702 "fdtfile=p4080ds/p4080ds.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500703 "bdev=sda3\0"
Kumar Galae1c09492010-07-15 16:49:03 -0500704
705#define CONFIG_HDBOOT \
706 "setenv bootargs root=/dev/$bdev rw " \
707 "console=$consoledev,$baudrate $othbootargs;" \
708 "tftp $loadaddr $bootfile;" \
709 "tftp $fdtaddr $fdtfile;" \
710 "bootm $loadaddr - $fdtaddr"
711
712#define CONFIG_NFSBOOTCOMMAND \
713 "setenv bootargs root=/dev/nfs rw " \
714 "nfsroot=$serverip:$rootpath " \
715 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
716 "console=$consoledev,$baudrate $othbootargs;" \
717 "tftp $loadaddr $bootfile;" \
718 "tftp $fdtaddr $fdtfile;" \
719 "bootm $loadaddr - $fdtaddr"
720
721#define CONFIG_RAMBOOTCOMMAND \
722 "setenv bootargs root=/dev/ram rw " \
723 "console=$consoledev,$baudrate $othbootargs;" \
724 "tftp $ramdiskaddr $ramdiskfile;" \
725 "tftp $loadaddr $bootfile;" \
726 "tftp $fdtaddr $fdtfile;" \
727 "bootm $loadaddr $ramdiskaddr $fdtaddr"
728
729#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
730
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000731#include <asm/fsl_secure_boot.h>
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000732
Kumar Galae1c09492010-07-15 16:49:03 -0500733#endif /* __CONFIG_H */