blob: a47d23ce1cdd74cefac7f70a5159d202a9a825ef [file] [log] [blame]
Mingkai Hue04004b2013-07-04 17:33:43 +08001/*
2 * Copyright 2013 Freescale Semiconductor, Inc.
3 *
York Sunb33ba9a2013-08-12 14:57:12 -07004 * SPDX-License-Identifier: GPL-2.0+
Mingkai Hue04004b2013-07-04 17:33:43 +08005 */
6
7/*
8 * C29XPCIE board configuration file
9 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Mingkai Hue04004b2013-07-04 17:33:43 +080014#ifdef CONFIG_SPIFLASH
15#define CONFIG_RAMBOOT_SPIFLASH
16#define CONFIG_SYS_TEXT_BASE 0x11000000
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053017#define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
Mingkai Hue04004b2013-07-04 17:33:43 +080018#endif
19
Po Liu37d433d2014-01-10 10:10:59 +080020#ifdef CONFIG_NAND
Po Liu37d433d2014-01-10 10:10:59 +080021#ifdef CONFIG_TPL_BUILD
22#define CONFIG_SPL_NAND_BOOT
23#define CONFIG_SPL_FLUSH_IMAGE
Po Liu37d433d2014-01-10 10:10:59 +080024#define CONFIG_SPL_NAND_INIT
Simon Glass98b685d2016-09-12 23:18:25 -060025#define CONFIG_TPL_DRIVERS_MISC_SUPPORT
Po Liu37d433d2014-01-10 10:10:59 +080026#define CONFIG_SPL_COMMON_INIT_DDR
27#define CONFIG_SPL_MAX_SIZE (128 << 10)
28#define CONFIG_SPL_TEXT_BASE 0xf8f81000
29#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053030#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
Po Liu37d433d2014-01-10 10:10:59 +080031#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
32#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
33#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
34#elif defined(CONFIG_SPL_BUILD)
35#define CONFIG_SPL_INIT_MINIMAL
Po Liu37d433d2014-01-10 10:10:59 +080036#define CONFIG_SPL_NAND_MINIMAL
37#define CONFIG_SPL_FLUSH_IMAGE
38#define CONFIG_SPL_TEXT_BASE 0xff800000
39#define CONFIG_SPL_MAX_SIZE 8192
40#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
41#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
42#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
43#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
44#endif
45#define CONFIG_SPL_PAD_TO 0x20000
46#define CONFIG_TPL_PAD_TO 0x20000
47#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
48#define CONFIG_SYS_TEXT_BASE 0x11001000
49#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
50#endif
51
Mingkai Hue04004b2013-07-04 17:33:43 +080052#ifndef CONFIG_SYS_TEXT_BASE
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053053#define CONFIG_SYS_TEXT_BASE 0xeff40000
Mingkai Hue04004b2013-07-04 17:33:43 +080054#endif
55
56#ifndef CONFIG_RESET_VECTOR_ADDRESS
57#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
58#endif
59
Po Liu37d433d2014-01-10 10:10:59 +080060#ifdef CONFIG_SPL_BUILD
61#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
62#else
63#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Mingkai Hue04004b2013-07-04 17:33:43 +080064#endif
65
Po Liu37d433d2014-01-10 10:10:59 +080066#ifdef CONFIG_SPL_BUILD
67#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
68#endif
69
Mingkai Hue04004b2013-07-04 17:33:43 +080070/* High Level Configuration Options */
Mingkai Hue04004b2013-07-04 17:33:43 +080071#define CONFIG_FSL_IFC /* Enable IFC Support */
Ruchika Gupta12af67f2014-10-15 11:35:31 +053072#define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
Mingkai Hue04004b2013-07-04 17:33:43 +080073#define CONFIG_SYS_HAS_SERDES /* common SERDES init code */
74
Mingkai Hue04004b2013-07-04 17:33:43 +080075#ifdef CONFIG_PCI
Robert P. J. Daya8099812016-05-03 19:52:49 -040076#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
Mingkai Hue04004b2013-07-04 17:33:43 +080077#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
78#define CONFIG_PCI_INDIRECT_BRIDGE
79#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
80#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
81
Mingkai Hue04004b2013-07-04 17:33:43 +080082#define CONFIG_CMD_PCI
83
Mingkai Hue04004b2013-07-04 17:33:43 +080084/*
85 * PCI Windows
86 * Memory space is mapped 1-1, but I/O space must start from 0.
87 */
88/* controller 1, Slot 1, tgtid 1, Base address a000 */
89#define CONFIG_SYS_PCIE1_NAME "Slot 1"
90#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
91#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
92#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
93#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
94#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
95#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
96#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
97#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
98
Mingkai Hue04004b2013-07-04 17:33:43 +080099#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
100#define CONFIG_DOS_PARTITION
101#endif
102
Mingkai Hue04004b2013-07-04 17:33:43 +0800103#define CONFIG_TSEC_ENET
104#define CONFIG_ENV_OVERWRITE
105
106#define CONFIG_DDR_CLK_FREQ 100000000
107#define CONFIG_SYS_CLK_FREQ 66666666
108
109#define CONFIG_HWCONFIG
110
111/*
112 * These can be toggled for performance analysis, otherwise use default.
113 */
114#define CONFIG_L2_CACHE /* toggle L2 cache */
115#define CONFIG_BTB /* toggle branch predition */
116
117#define CONFIG_ADDR_STREAMING /* toggle addr streaming */
118
119#define CONFIG_ENABLE_36BIT_PHYS
120
121#define CONFIG_ADDR_MAP 1
122#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
123
124#define CONFIG_SYS_MEMTEST_START 0x00200000
125#define CONFIG_SYS_MEMTEST_END 0x00400000
126#define CONFIG_PANIC_HANG
127
128/* DDR Setup */
York Sunf0626592013-09-30 09:22:09 -0700129#define CONFIG_SYS_FSL_DDR3
Mingkai Hue04004b2013-07-04 17:33:43 +0800130#define CONFIG_DDR_SPD
131#define CONFIG_SYS_SPD_BUS_NUM 0
132#define SPD_EEPROM_ADDRESS 0x50
133#define CONFIG_SYS_DDR_RAW_TIMING
134
135/* DDR ECC Setup*/
136#define CONFIG_DDR_ECC
137#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
138#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
139
140#define CONFIG_SYS_SDRAM_SIZE 512
141#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
142#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
143
144#define CONFIG_DIMM_SLOTS_PER_CTLR 1
145#define CONFIG_CHIP_SELECTS_PER_CTRL 1
146
147#define CONFIG_SYS_CCSRBAR 0xffe00000
148#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
149
150/* Platform SRAM setting */
151#define CONFIG_SYS_PLATFORM_SRAM_BASE 0xffb00000
152#define CONFIG_SYS_PLATFORM_SRAM_BASE_PHYS \
153 (0xf00000000ull | CONFIG_SYS_PLATFORM_SRAM_BASE)
154#define CONFIG_SYS_PLATFORM_SRAM_SIZE (512 << 10)
155
Po Liu37d433d2014-01-10 10:10:59 +0800156#ifdef CONFIG_SPL_BUILD
157#define CONFIG_SYS_NO_FLASH
158#endif
159
Mingkai Hue04004b2013-07-04 17:33:43 +0800160/*
161 * IFC Definitions
162 */
163/* NOR Flash on IFC */
164#define CONFIG_SYS_FLASH_BASE 0xec000000
165#define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
166
167#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
168
169#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
170#define CONFIG_SYS_MAX_FLASH_BANKS 1
171
172#define CONFIG_SYS_FLASH_QUIET_TEST
173#define CONFIG_FLASH_SHOW_PROGRESS 45
174#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* in ms */
175#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* in ms */
176
177/* 16Bit NOR Flash - S29GL512S10TFI01 */
178#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
179 CSPR_PORT_SIZE_16 | \
180 CSPR_MSEL_NOR | \
181 CSPR_V)
182#define CONFIG_SYS_NOR_AMASK IFC_AMASK(64*1024*1024)
183#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(4)
Po Liu8d76eca2013-08-21 14:22:18 +0800184
Mingkai Hue04004b2013-07-04 17:33:43 +0800185#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
186 FTIM0_NOR_TEADC(0x5) | \
187 FTIM0_NOR_TEAHC(0x5))
Po Liu8d76eca2013-08-21 14:22:18 +0800188#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
189 FTIM1_NOR_TRAD_NOR(0x1A) |\
190 FTIM1_NOR_TSEQRAD_NOR(0x13))
Mingkai Hue04004b2013-07-04 17:33:43 +0800191#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
192 FTIM2_NOR_TCH(0x4) | \
Po Liu8d76eca2013-08-21 14:22:18 +0800193 FTIM2_NOR_TWPH(0x0E) | \
Mingkai Hue04004b2013-07-04 17:33:43 +0800194 FTIM2_NOR_TWP(0x1c))
195#define CONFIG_SYS_NOR_FTIM3 0x0
196
197/* CFI for NOR Flash */
198#define CONFIG_FLASH_CFI_DRIVER
199#define CONFIG_SYS_FLASH_CFI
200#define CONFIG_SYS_FLASH_EMPTY_INFO
201#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
202
203/* NAND Flash on IFC */
204#define CONFIG_NAND_FSL_IFC
205#define CONFIG_SYS_NAND_BASE 0xff800000
206#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
207
208#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
209
210#define CONFIG_SYS_MAX_NAND_DEVICE 1
Mingkai Hue04004b2013-07-04 17:33:43 +0800211#define CONFIG_CMD_NAND
Po Liu37d433d2014-01-10 10:10:59 +0800212#define CONFIG_SYS_NAND_BLOCK_SIZE (1024 * 1024)
Mingkai Hue04004b2013-07-04 17:33:43 +0800213
214/* 8Bit NAND Flash - K9F1G08U0B */
215#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
216 | CSPR_PORT_SIZE_8 \
217 | CSPR_MSEL_NAND \
218 | CSPR_V)
219#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
Prabhakar Kushwahadc4e1902013-10-04 10:05:50 +0530220#define CONFIG_SYS_NAND_OOBSIZE 0x00000280 /* 640b */
Mingkai Hue04004b2013-07-04 17:33:43 +0800221#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
222 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
223 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
Prabhakar Kushwahadc4e1902013-10-04 10:05:50 +0530224 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
225 | CSOR_NAND_PGS_8K /* Page Size = 8K */ \
226 | CSOR_NAND_SPRZ_CSOR_EXT /*oob in csor_ext*/\
227 | CSOR_NAND_PB(128)) /*128 Pages Per Block*/
Mingkai Hue04004b2013-07-04 17:33:43 +0800228#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x01) | \
229 FTIM0_NAND_TWP(0x0c) | \
230 FTIM0_NAND_TWCHT(0x08) | \
231 FTIM0_NAND_TWH(0x06))
232#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x28) | \
233 FTIM1_NAND_TWBE(0x1d) | \
234 FTIM1_NAND_TRR(0x08) | \
235 FTIM1_NAND_TRP(0x0c))
236#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0c) | \
237 FTIM2_NAND_TREH(0x0a) | \
238 FTIM2_NAND_TWHRE(0x18))
239#define CONFIG_SYS_NAND_FTIM3 (FTIM3_NAND_TWW(0x04))
240
241#define CONFIG_SYS_NAND_DDR_LAW 11
242
243/* Set up IFC registers for boot location NOR/NAND */
Po Liu37d433d2014-01-10 10:10:59 +0800244#ifdef CONFIG_NAND
245#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
246#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
247#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
248#define CONFIG_SYS_CSOR0_EXT CONFIG_SYS_NAND_OOBSIZE
249#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
250#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
251#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
252#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
253#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
254#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
255#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
256#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
257#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
258#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
259#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
260#else
Mingkai Hue04004b2013-07-04 17:33:43 +0800261#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
262#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
263#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
264#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
265#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
266#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
267#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
268#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
269#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
270#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
Prabhakar Kushwahadc4e1902013-10-04 10:05:50 +0530271#define CONFIG_SYS_CSOR1_EXT CONFIG_SYS_NAND_OOBSIZE
Mingkai Hue04004b2013-07-04 17:33:43 +0800272#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
273#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
274#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
275#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
Po Liu37d433d2014-01-10 10:10:59 +0800276#endif
Mingkai Hue04004b2013-07-04 17:33:43 +0800277
278/* CPLD on IFC, selected by CS2 */
279#define CONFIG_SYS_CPLD_BASE 0xffdf0000
280#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull \
281 | CONFIG_SYS_CPLD_BASE)
282
283#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
284 | CSPR_PORT_SIZE_8 \
285 | CSPR_MSEL_GPCM \
286 | CSPR_V)
287#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
288#define CONFIG_SYS_CSOR2 0x0
289/* CPLD Timing parameters for IFC CS2 */
290#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
291 FTIM0_GPCM_TEADC(0x0e) | \
292 FTIM0_GPCM_TEAHC(0x0e))
293#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
294 FTIM1_GPCM_TRAD(0x1f))
295#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiec2bc4602014-06-26 14:41:33 +0800296 FTIM2_GPCM_TCH(0x8) | \
Mingkai Hue04004b2013-07-04 17:33:43 +0800297 FTIM2_GPCM_TWP(0x1f))
298#define CONFIG_SYS_CS2_FTIM3 0x0
299
300#if defined(CONFIG_RAMBOOT_SPIFLASH)
301#define CONFIG_SYS_RAMBOOT
302#define CONFIG_SYS_EXTRA_ENV_RELOC
303#endif
304
305#define CONFIG_BOARD_EARLY_INIT_R
306
307#define CONFIG_SYS_INIT_RAM_LOCK
308#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000
York Sun515fbb42016-04-06 13:22:10 -0700309#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
Mingkai Hue04004b2013-07-04 17:33:43 +0800310
York Sun515fbb42016-04-06 13:22:10 -0700311#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
Mingkai Hue04004b2013-07-04 17:33:43 +0800312 - GENERATED_GBL_DATA_SIZE)
313#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
314
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530315#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Po Liu37d433d2014-01-10 10:10:59 +0800316#define CONFIG_SYS_MALLOC_LEN (2 * 1024 * 1024)
317
318/*
319 * Config the L2 Cache as L2 SRAM
320 */
321#if defined(CONFIG_SPL_BUILD)
322#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
323#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
324#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
325#define CONFIG_SYS_L2_SIZE (256 << 10)
326#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
327#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
328#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
329#define CONFIG_SPL_RELOC_STACK_SIZE (32 << 10)
330#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 160 * 1024)
331#define CONFIG_SPL_RELOC_MALLOC_SIZE (96 << 10)
332#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
333#elif defined(CONFIG_NAND)
334#ifdef CONFIG_TPL_BUILD
335#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
336#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
337#define CONFIG_SYS_L2_SIZE (256 << 10)
338#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
339#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
340#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
341#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
342#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
343#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
344#else
345#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
346#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
347#define CONFIG_SYS_L2_SIZE (256 << 10)
348#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
349#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x3000)
350#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
351#endif
352#endif
353#endif
Mingkai Hue04004b2013-07-04 17:33:43 +0800354
355/* Serial Port */
356#define CONFIG_CONS_INDEX 1
Mingkai Hue04004b2013-07-04 17:33:43 +0800357#define CONFIG_SYS_NS16550_SERIAL
358#define CONFIG_SYS_NS16550_REG_SIZE 1
359#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
360
Po Liu37d433d2014-01-10 10:10:59 +0800361#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
362#define CONFIG_NS16550_MIN_FUNCTIONS
363#endif
364
Mingkai Hue04004b2013-07-04 17:33:43 +0800365#define CONFIG_SYS_BAUDRATE_TABLE \
366 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
367
368#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
369#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
370
Mingkai Hue04004b2013-07-04 17:33:43 +0800371#define CONFIG_SYS_I2C
372#define CONFIG_SYS_I2C_FSL
373#define CONFIG_SYS_FSL_I2C_SPEED 400000
374#define CONFIG_SYS_FSL_I2C2_SPEED 400000
375#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
376#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
377#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
378#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
379
380/* I2C EEPROM */
381/* enable read and write access to EEPROM */
382#define CONFIG_CMD_EEPROM
Mingkai Hue04004b2013-07-04 17:33:43 +0800383#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
384#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
385#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
386
Mingkai Hue04004b2013-07-04 17:33:43 +0800387/* eSPI - Enhanced SPI */
Mingkai Hue04004b2013-07-04 17:33:43 +0800388#define CONFIG_SF_DEFAULT_SPEED 10000000
389#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
390
391#ifdef CONFIG_TSEC_ENET
Mingkai Hue04004b2013-07-04 17:33:43 +0800392#define CONFIG_MII /* MII PHY management */
393#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
394#define CONFIG_TSEC1 1
395#define CONFIG_TSEC1_NAME "eTSEC1"
396#define CONFIG_TSEC2 1
397#define CONFIG_TSEC2_NAME "eTSEC2"
398
399/* Default mode is RGMII mode */
400#define TSEC1_PHY_ADDR 0
401#define TSEC2_PHY_ADDR 2
402
403#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
404#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
405
406#define CONFIG_ETHPRIME "eTSEC1"
407
408#define CONFIG_PHY_GIGE
409#endif /* CONFIG_TSEC_ENET */
410
411/*
412 * Environment
413 */
414#if defined(CONFIG_SYS_RAMBOOT)
415#if defined(CONFIG_RAMBOOT_SPIFLASH)
416#define CONFIG_ENV_IS_IN_SPI_FLASH
417#define CONFIG_ENV_SPI_BUS 0
418#define CONFIG_ENV_SPI_CS 0
419#define CONFIG_ENV_SPI_MAX_HZ 10000000
420#define CONFIG_ENV_SPI_MODE 0
421#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
422#define CONFIG_ENV_SECT_SIZE 0x10000
423#define CONFIG_ENV_SIZE 0x2000
424#endif
Po Liu37d433d2014-01-10 10:10:59 +0800425#elif defined(CONFIG_NAND)
426#define CONFIG_ENV_IS_IN_NAND
427#ifdef CONFIG_TPL_BUILD
428#define CONFIG_ENV_SIZE 0x2000
429#define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
430#else
431#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
432#define CONFIG_ENV_RANGE CONFIG_ENV_SIZE
433#endif
434#define CONFIG_ENV_OFFSET CONFIG_SYS_NAND_BLOCK_SIZE
Mingkai Hue04004b2013-07-04 17:33:43 +0800435#else
436#define CONFIG_ENV_IS_IN_FLASH
Mingkai Hue04004b2013-07-04 17:33:43 +0800437#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Mingkai Hue04004b2013-07-04 17:33:43 +0800438#define CONFIG_ENV_SIZE 0x2000
439#define CONFIG_ENV_SECT_SIZE 0x20000
440#endif
441
442#define CONFIG_LOADS_ECHO
443#define CONFIG_SYS_LOADS_BAUD_CHANGE
444
445/*
446 * Command line configuration.
447 */
Mingkai Hue04004b2013-07-04 17:33:43 +0800448#define CONFIG_CMD_ERRATA
Mingkai Hue04004b2013-07-04 17:33:43 +0800449#define CONFIG_CMD_IRQ
Mingkai Hue04004b2013-07-04 17:33:43 +0800450#define CONFIG_CMD_REGINFO
451
Ruchika Gupta12af67f2014-10-15 11:35:31 +0530452/* Hash command with SHA acceleration supported in hardware */
453#ifdef CONFIG_FSL_CAAM
454#define CONFIG_CMD_HASH
455#define CONFIG_SHA_HW_ACCEL
456#endif
457
Mingkai Hue04004b2013-07-04 17:33:43 +0800458/*
459 * Miscellaneous configurable options
460 */
461#define CONFIG_SYS_LONGHELP /* undef to save memory */
462#define CONFIG_CMDLINE_EDITING /* Command-line editing */
463#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
464#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Mingkai Hue04004b2013-07-04 17:33:43 +0800465
466#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
467#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
468 /* Print Buffer Size */
469#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
470#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
Mingkai Hue04004b2013-07-04 17:33:43 +0800471
472/*
473 * For booting Linux, the board info and command line data
474 * have to be in the first 64 MB of memory, since this is
475 * the maximum mapped by the Linux kernel during initialization.
476 */
477#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
478#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
479
480/*
481 * Environment Configuration
482 */
483
484#ifdef CONFIG_TSEC_ENET
485#define CONFIG_HAS_ETH0
486#define CONFIG_HAS_ETH1
487#endif
488
489#define CONFIG_ROOTPATH "/opt/nfsroot"
490#define CONFIG_BOOTFILE "uImage"
491#define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */
492
493/* default location for tftp and bootm */
494#define CONFIG_LOADADDR 1000000
495
Mingkai Hue04004b2013-07-04 17:33:43 +0800496
497#define CONFIG_BAUDRATE 115200
498
Po Liuec18dc192013-09-26 09:40:11 +0800499#define CONFIG_DEF_HWCONFIG fsl_ddr:ecc=on
500
Mingkai Hue04004b2013-07-04 17:33:43 +0800501#define CONFIG_EXTRA_ENV_SETTINGS \
502 "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG) "\0" \
503 "netdev=eth0\0" \
504 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
505 "loadaddr=1000000\0" \
506 "consoledev=ttyS0\0" \
507 "ramdiskaddr=2000000\0" \
508 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500509 "fdtaddr=1e00000\0" \
Mingkai Hue04004b2013-07-04 17:33:43 +0800510 "fdtfile=name/of/device-tree.dtb\0" \
511 "othbootargs=ramdisk_size=600000\0" \
512
513#define CONFIG_RAMBOOTCOMMAND \
514 "setenv bootargs root=/dev/ram rw " \
515 "console=$consoledev,$baudrate $othbootargs; " \
516 "tftp $ramdiskaddr $ramdiskfile;" \
517 "tftp $loadaddr $bootfile;" \
518 "tftp $fdtaddr $fdtfile;" \
519 "bootm $loadaddr $ramdiskaddr $fdtaddr"
520
521#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
522
Po Liu500b9452014-11-26 09:38:48 +0800523#include <asm/fsl_secure_boot.h>
524
Mingkai Hue04004b2013-07-04 17:33:43 +0800525#endif /* __CONFIG_H */