Dirk Behme | 7d75a10 | 2008-12-14 09:47:13 +0100 | [diff] [blame] | 1 | /* |
| 2 | * armboot - Startup Code for OMAP3530/ARM Cortex CPU-core |
| 3 | * |
| 4 | * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com> |
| 5 | * |
| 6 | * Copyright (c) 2001 Marius Gröger <mag@sysgo.de> |
| 7 | * Copyright (c) 2002 Alex Züpke <azu@sysgo.de> |
Detlev Zundel | f1b3f2b | 2009-05-13 10:54:10 +0200 | [diff] [blame] | 8 | * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de> |
Dirk Behme | 7d75a10 | 2008-12-14 09:47:13 +0100 | [diff] [blame] | 9 | * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com> |
| 10 | * Copyright (c) 2003 Kshitij <kshitij@ti.com> |
| 11 | * Copyright (c) 2006-2008 Syed Mohammed Khasim <x0khasim@ti.com> |
| 12 | * |
Wolfgang Denk | bd8ec7e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 13 | * SPDX-License-Identifier: GPL-2.0+ |
Dirk Behme | 7d75a10 | 2008-12-14 09:47:13 +0100 | [diff] [blame] | 14 | */ |
| 15 | |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 16 | #include <asm-offsets.h> |
Dirk Behme | 7d75a10 | 2008-12-14 09:47:13 +0100 | [diff] [blame] | 17 | #include <config.h> |
Aneesh V | 688ee13 | 2011-11-21 23:34:00 +0000 | [diff] [blame] | 18 | #include <asm/system.h> |
Aneesh V | fd8798b | 2012-03-08 07:20:18 +0000 | [diff] [blame] | 19 | #include <linux/linkage.h> |
Keerthy | 61488c1 | 2016-09-14 10:43:32 +0530 | [diff] [blame] | 20 | #include <asm/armv7.h> |
Dirk Behme | 7d75a10 | 2008-12-14 09:47:13 +0100 | [diff] [blame] | 21 | |
Dirk Behme | 7d75a10 | 2008-12-14 09:47:13 +0100 | [diff] [blame] | 22 | /************************************************************************* |
| 23 | * |
| 24 | * Startup Code (reset vector) |
| 25 | * |
Pavel Machek | eb0a0b4 | 2015-04-08 14:15:54 +0200 | [diff] [blame] | 26 | * Do important init only if we don't start from memory! |
| 27 | * Setup memory and board specific bits prior to relocation. |
| 28 | * Relocate armboot to ram. Setup stack. |
Dirk Behme | 7d75a10 | 2008-12-14 09:47:13 +0100 | [diff] [blame] | 29 | * |
| 30 | *************************************************************************/ |
| 31 | |
Albert ARIBAUD | 9852cc6 | 2014-04-15 16:13:51 +0200 | [diff] [blame] | 32 | .globl reset |
Simon Glass | 47197fe | 2015-02-07 10:47:28 -0700 | [diff] [blame] | 33 | .globl save_boot_params_ret |
Philipp Tomsich | 5636d4a | 2017-10-10 16:21:12 +0200 | [diff] [blame] | 34 | .type save_boot_params_ret,%function |
Keerthy | 61488c1 | 2016-09-14 10:43:32 +0530 | [diff] [blame] | 35 | #ifdef CONFIG_ARMV7_LPAE |
| 36 | .global switch_to_hypervisor_ret |
| 37 | #endif |
Dirk Behme | 7d75a10 | 2008-12-14 09:47:13 +0100 | [diff] [blame] | 38 | |
| 39 | reset: |
Simon Glass | 47197fe | 2015-02-07 10:47:28 -0700 | [diff] [blame] | 40 | /* Allow the board to save important registers */ |
| 41 | b save_boot_params |
| 42 | save_boot_params_ret: |
Keerthy | 61488c1 | 2016-09-14 10:43:32 +0530 | [diff] [blame] | 43 | #ifdef CONFIG_ARMV7_LPAE |
| 44 | /* |
| 45 | * check for Hypervisor support |
| 46 | */ |
| 47 | mrc p15, 0, r0, c0, c1, 1 @ read ID_PFR1 |
| 48 | and r0, r0, #CPUID_ARM_VIRT_MASK @ mask virtualization bits |
| 49 | cmp r0, #(1 << CPUID_ARM_VIRT_SHIFT) |
| 50 | beq switch_to_hypervisor |
| 51 | switch_to_hypervisor_ret: |
| 52 | #endif |
Dirk Behme | 7d75a10 | 2008-12-14 09:47:13 +0100 | [diff] [blame] | 53 | /* |
Andre Przywara | 7acb96b | 2013-04-02 05:43:36 +0000 | [diff] [blame] | 54 | * disable interrupts (FIQ and IRQ), also set the cpu to SVC32 mode, |
| 55 | * except if in HYP mode already |
Dirk Behme | 7d75a10 | 2008-12-14 09:47:13 +0100 | [diff] [blame] | 56 | */ |
| 57 | mrs r0, cpsr |
Andre Przywara | 7acb96b | 2013-04-02 05:43:36 +0000 | [diff] [blame] | 58 | and r1, r0, #0x1f @ mask mode bits |
| 59 | teq r1, #0x1a @ test for HYP mode |
| 60 | bicne r0, r0, #0x1f @ clear all mode bits |
| 61 | orrne r0, r0, #0x13 @ set SVC mode |
| 62 | orr r0, r0, #0xc0 @ disable FIQ and IRQ |
Dirk Behme | 7d75a10 | 2008-12-14 09:47:13 +0100 | [diff] [blame] | 63 | msr cpsr,r0 |
| 64 | |
Aneesh V | 688ee13 | 2011-11-21 23:34:00 +0000 | [diff] [blame] | 65 | /* |
| 66 | * Setup vector: |
| 67 | * (OMAP4 spl TEXT_BASE is not 32 byte aligned. |
| 68 | * Continue to use ROM code vector only in OMAP4 spl) |
| 69 | */ |
Siarhei Siamashka | 7ef91f0 | 2015-02-16 10:23:59 +0200 | [diff] [blame] | 70 | #if !(defined(CONFIG_OMAP44XX) && defined(CONFIG_SPL_BUILD)) |
Peng Fan | 0bd6887 | 2015-01-29 18:03:39 +0800 | [diff] [blame] | 71 | /* Set V=0 in CP15 SCTLR register - for VBAR to point to vector */ |
| 72 | mrc p15, 0, r0, c1, c0, 0 @ Read CP15 SCTLR Register |
Aneesh V | 688ee13 | 2011-11-21 23:34:00 +0000 | [diff] [blame] | 73 | bic r0, #CR_V @ V = 0 |
Peng Fan | 0bd6887 | 2015-01-29 18:03:39 +0800 | [diff] [blame] | 74 | mcr p15, 0, r0, c1, c0, 0 @ Write CP15 SCTLR Register |
Aneesh V | 688ee13 | 2011-11-21 23:34:00 +0000 | [diff] [blame] | 75 | |
| 76 | /* Set vector address in CP15 VBAR register */ |
| 77 | ldr r0, =_start |
| 78 | mcr p15, 0, r0, c12, c0, 0 @Set VBAR |
| 79 | #endif |
| 80 | |
Dirk Behme | 7d75a10 | 2008-12-14 09:47:13 +0100 | [diff] [blame] | 81 | /* the mask ROM code should have PLL and others stable */ |
| 82 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT |
Simon Glass | 277e308 | 2011-11-05 03:56:51 +0000 | [diff] [blame] | 83 | bl cpu_init_cp15 |
Simon Glass | 9084407 | 2016-05-05 07:28:06 -0600 | [diff] [blame] | 84 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT_ONLY |
Dirk Behme | 7d75a10 | 2008-12-14 09:47:13 +0100 | [diff] [blame] | 85 | bl cpu_init_crit |
| 86 | #endif |
Simon Glass | 9084407 | 2016-05-05 07:28:06 -0600 | [diff] [blame] | 87 | #endif |
Dirk Behme | 7d75a10 | 2008-12-14 09:47:13 +0100 | [diff] [blame] | 88 | |
Albert ARIBAUD | facdae5 | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 89 | bl _main |
Heiko Schocher | 56d0a4d | 2010-09-17 13:10:41 +0200 | [diff] [blame] | 90 | |
| 91 | /*------------------------------------------------------------------------------*/ |
| 92 | |
Albert ARIBAUD | facdae5 | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 93 | ENTRY(c_runtime_cpu_setup) |
Aneesh V | 3e3bc1e | 2011-06-16 23:30:49 +0000 | [diff] [blame] | 94 | /* |
| 95 | * If I-cache is enabled invalidate it |
| 96 | */ |
| 97 | #ifndef CONFIG_SYS_ICACHE_OFF |
| 98 | mcr p15, 0, r0, c7, c5, 0 @ invalidate icache |
| 99 | mcr p15, 0, r0, c7, c10, 4 @ DSB |
| 100 | mcr p15, 0, r0, c7, c5, 4 @ ISB |
| 101 | #endif |
Tetsuyuki Kobayashi | 61c70db | 2012-06-25 02:40:57 +0000 | [diff] [blame] | 102 | |
Albert ARIBAUD | facdae5 | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 103 | bx lr |
Heiko Schocher | 56d0a4d | 2010-09-17 13:10:41 +0200 | [diff] [blame] | 104 | |
Albert ARIBAUD | facdae5 | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 105 | ENDPROC(c_runtime_cpu_setup) |
Heiko Schocher | 661a29e | 2010-10-11 14:08:15 +0200 | [diff] [blame] | 106 | |
Dirk Behme | 7d75a10 | 2008-12-14 09:47:13 +0100 | [diff] [blame] | 107 | /************************************************************************* |
| 108 | * |
Tetsuyuki Kobayashi | 153ba38 | 2012-07-06 21:14:20 +0000 | [diff] [blame] | 109 | * void save_boot_params(u32 r0, u32 r1, u32 r2, u32 r3) |
| 110 | * __attribute__((weak)); |
| 111 | * |
| 112 | * Stack pointer is not yet initialized at this moment |
| 113 | * Don't save anything to stack even if compiled with -O0 |
| 114 | * |
| 115 | *************************************************************************/ |
| 116 | ENTRY(save_boot_params) |
Simon Glass | 47197fe | 2015-02-07 10:47:28 -0700 | [diff] [blame] | 117 | b save_boot_params_ret @ back to my caller |
Tetsuyuki Kobayashi | 153ba38 | 2012-07-06 21:14:20 +0000 | [diff] [blame] | 118 | ENDPROC(save_boot_params) |
| 119 | .weak save_boot_params |
| 120 | |
Keerthy | 61488c1 | 2016-09-14 10:43:32 +0530 | [diff] [blame] | 121 | #ifdef CONFIG_ARMV7_LPAE |
| 122 | ENTRY(switch_to_hypervisor) |
| 123 | b switch_to_hypervisor_ret |
| 124 | ENDPROC(switch_to_hypervisor) |
| 125 | .weak switch_to_hypervisor |
| 126 | #endif |
| 127 | |
Tetsuyuki Kobayashi | 153ba38 | 2012-07-06 21:14:20 +0000 | [diff] [blame] | 128 | /************************************************************************* |
| 129 | * |
Simon Glass | 277e308 | 2011-11-05 03:56:51 +0000 | [diff] [blame] | 130 | * cpu_init_cp15 |
Dirk Behme | 7d75a10 | 2008-12-14 09:47:13 +0100 | [diff] [blame] | 131 | * |
Simon Glass | 277e308 | 2011-11-05 03:56:51 +0000 | [diff] [blame] | 132 | * Setup CP15 registers (cache, MMU, TLBs). The I-cache is turned on unless |
| 133 | * CONFIG_SYS_ICACHE_OFF is defined. |
Dirk Behme | 7d75a10 | 2008-12-14 09:47:13 +0100 | [diff] [blame] | 134 | * |
| 135 | *************************************************************************/ |
Aneesh V | fd8798b | 2012-03-08 07:20:18 +0000 | [diff] [blame] | 136 | ENTRY(cpu_init_cp15) |
Dirk Behme | 7d75a10 | 2008-12-14 09:47:13 +0100 | [diff] [blame] | 137 | /* |
| 138 | * Invalidate L1 I/D |
| 139 | */ |
| 140 | mov r0, #0 @ set up for MCR |
| 141 | mcr p15, 0, r0, c8, c7, 0 @ invalidate TLBs |
| 142 | mcr p15, 0, r0, c7, c5, 0 @ invalidate icache |
Aneesh V | 3e3bc1e | 2011-06-16 23:30:49 +0000 | [diff] [blame] | 143 | mcr p15, 0, r0, c7, c5, 6 @ invalidate BP array |
| 144 | mcr p15, 0, r0, c7, c10, 4 @ DSB |
| 145 | mcr p15, 0, r0, c7, c5, 4 @ ISB |
Dirk Behme | 7d75a10 | 2008-12-14 09:47:13 +0100 | [diff] [blame] | 146 | |
| 147 | /* |
| 148 | * disable MMU stuff and caches |
| 149 | */ |
| 150 | mrc p15, 0, r0, c1, c0, 0 |
| 151 | bic r0, r0, #0x00002000 @ clear bits 13 (--V-) |
| 152 | bic r0, r0, #0x00000007 @ clear bits 2:0 (-CAM) |
| 153 | orr r0, r0, #0x00000002 @ set bit 1 (--A-) Align |
Aneesh V | 3e3bc1e | 2011-06-16 23:30:49 +0000 | [diff] [blame] | 154 | orr r0, r0, #0x00000800 @ set bit 11 (Z---) BTB |
| 155 | #ifdef CONFIG_SYS_ICACHE_OFF |
| 156 | bic r0, r0, #0x00001000 @ clear bit 12 (I) I-cache |
| 157 | #else |
| 158 | orr r0, r0, #0x00001000 @ set bit 12 (I) I-cache |
| 159 | #endif |
Dirk Behme | 7d75a10 | 2008-12-14 09:47:13 +0100 | [diff] [blame] | 160 | mcr p15, 0, r0, c1, c0, 0 |
Stephen Warren | e9d59c9 | 2013-02-26 12:28:27 +0000 | [diff] [blame] | 161 | |
Stephen Warren | c63c350 | 2013-03-04 13:29:40 +0000 | [diff] [blame] | 162 | #ifdef CONFIG_ARM_ERRATA_716044 |
| 163 | mrc p15, 0, r0, c1, c0, 0 @ read system control register |
| 164 | orr r0, r0, #1 << 11 @ set bit #11 |
| 165 | mcr p15, 0, r0, c1, c0, 0 @ write system control register |
| 166 | #endif |
| 167 | |
Nitin Garg | 7f17aed | 2014-04-02 08:55:01 -0500 | [diff] [blame] | 168 | #if (defined(CONFIG_ARM_ERRATA_742230) || defined(CONFIG_ARM_ERRATA_794072)) |
Stephen Warren | e9d59c9 | 2013-02-26 12:28:27 +0000 | [diff] [blame] | 169 | mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register |
| 170 | orr r0, r0, #1 << 4 @ set bit #4 |
| 171 | mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register |
| 172 | #endif |
| 173 | |
| 174 | #ifdef CONFIG_ARM_ERRATA_743622 |
| 175 | mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register |
| 176 | orr r0, r0, #1 << 6 @ set bit #6 |
| 177 | mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register |
| 178 | #endif |
| 179 | |
| 180 | #ifdef CONFIG_ARM_ERRATA_751472 |
| 181 | mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register |
| 182 | orr r0, r0, #1 << 11 @ set bit #11 |
| 183 | mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register |
| 184 | #endif |
Nitin Garg | 245defa | 2014-04-02 08:55:02 -0500 | [diff] [blame] | 185 | #ifdef CONFIG_ARM_ERRATA_761320 |
| 186 | mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register |
| 187 | orr r0, r0, #1 << 21 @ set bit #21 |
| 188 | mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register |
| 189 | #endif |
Stephen Warren | e9d59c9 | 2013-02-26 12:28:27 +0000 | [diff] [blame] | 190 | |
Peng Fan | 5ac341f | 2017-08-08 13:34:52 +0800 | [diff] [blame] | 191 | #ifdef CONFIG_ARM_ERRATA_845369 |
| 192 | mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register |
| 193 | orr r0, r0, #1 << 22 @ set bit #22 |
| 194 | mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register |
| 195 | #endif |
| 196 | |
Nishanth Menon | aa0294e | 2015-03-09 17:11:59 -0500 | [diff] [blame] | 197 | mov r5, lr @ Store my Caller |
| 198 | mrc p15, 0, r1, c0, c0, 0 @ r1 has Read Main ID Register (MIDR) |
| 199 | mov r3, r1, lsr #20 @ get variant field |
| 200 | and r3, r3, #0xf @ r3 has CPU variant |
| 201 | and r4, r1, #0xf @ r4 has CPU revision |
| 202 | mov r2, r3, lsl #4 @ shift variant field for combined value |
| 203 | orr r2, r4, r2 @ r2 has combined CPU variant + revision |
| 204 | |
| 205 | #ifdef CONFIG_ARM_ERRATA_798870 |
| 206 | cmp r2, #0x30 @ Applies to lower than R3p0 |
| 207 | bge skip_errata_798870 @ skip if not affected rev |
| 208 | cmp r2, #0x20 @ Applies to including and above R2p0 |
| 209 | blt skip_errata_798870 @ skip if not affected rev |
| 210 | |
| 211 | mrc p15, 1, r0, c15, c0, 0 @ read l2 aux ctrl reg |
| 212 | orr r0, r0, #1 << 7 @ Enable hazard-detect timeout |
| 213 | push {r1-r5} @ Save the cpu info registers |
| 214 | bl v7_arch_cp15_set_l2aux_ctrl |
| 215 | isb @ Recommended ISB after l2actlr update |
| 216 | pop {r1-r5} @ Restore the cpu info - fall through |
| 217 | skip_errata_798870: |
| 218 | #endif |
| 219 | |
Nishanth Menon | 6e2bd2e | 2015-07-27 16:26:05 -0500 | [diff] [blame] | 220 | #ifdef CONFIG_ARM_ERRATA_801819 |
| 221 | cmp r2, #0x24 @ Applies to lt including R2p4 |
| 222 | bgt skip_errata_801819 @ skip if not affected rev |
| 223 | cmp r2, #0x20 @ Applies to including and above R2p0 |
| 224 | blt skip_errata_801819 @ skip if not affected rev |
| 225 | mrc p15, 0, r0, c0, c0, 6 @ pick up REVIDR reg |
| 226 | and r0, r0, #1 << 3 @ check REVIDR[3] |
| 227 | cmp r0, #1 << 3 |
| 228 | beq skip_errata_801819 @ skip erratum if REVIDR[3] is set |
| 229 | |
| 230 | mrc p15, 0, r0, c1, c0, 1 @ read auxilary control register |
| 231 | orr r0, r0, #3 << 27 @ Disables streaming. All write-allocate |
| 232 | @ lines allocate in the L1 or L2 cache. |
| 233 | orr r0, r0, #3 << 25 @ Disables streaming. All write-allocate |
| 234 | @ lines allocate in the L1 cache. |
| 235 | push {r1-r5} @ Save the cpu info registers |
| 236 | bl v7_arch_cp15_set_acr |
| 237 | pop {r1-r5} @ Restore the cpu info - fall through |
| 238 | skip_errata_801819: |
| 239 | #endif |
| 240 | |
Nishanth Menon | 071d6ce | 2015-03-09 17:12:00 -0500 | [diff] [blame] | 241 | #ifdef CONFIG_ARM_ERRATA_454179 |
Siarhei Siamashka | a2ec2af | 2017-08-13 05:25:20 +0300 | [diff] [blame] | 242 | mrc p15, 0, r0, c1, c0, 1 @ Read ACR |
| 243 | |
Nishanth Menon | 071d6ce | 2015-03-09 17:12:00 -0500 | [diff] [blame] | 244 | cmp r2, #0x21 @ Only on < r2p1 |
Siarhei Siamashka | a2ec2af | 2017-08-13 05:25:20 +0300 | [diff] [blame] | 245 | orrlt r0, r0, #(0x3 << 6) @ Set DBSM(BIT7) and IBE(BIT6) bits |
Nishanth Menon | 071d6ce | 2015-03-09 17:12:00 -0500 | [diff] [blame] | 246 | |
Nishanth Menon | 071d6ce | 2015-03-09 17:12:00 -0500 | [diff] [blame] | 247 | push {r1-r5} @ Save the cpu info registers |
| 248 | bl v7_arch_cp15_set_acr |
| 249 | pop {r1-r5} @ Restore the cpu info - fall through |
Nishanth Menon | 071d6ce | 2015-03-09 17:12:00 -0500 | [diff] [blame] | 250 | #endif |
| 251 | |
Nishanth Menon | 3f44511 | 2015-03-09 17:12:01 -0500 | [diff] [blame] | 252 | #ifdef CONFIG_ARM_ERRATA_430973 |
Siarhei Siamashka | a2ec2af | 2017-08-13 05:25:20 +0300 | [diff] [blame] | 253 | mrc p15, 0, r0, c1, c0, 1 @ Read ACR |
| 254 | |
Nishanth Menon | 3f44511 | 2015-03-09 17:12:01 -0500 | [diff] [blame] | 255 | cmp r2, #0x21 @ Only on < r2p1 |
Siarhei Siamashka | a2ec2af | 2017-08-13 05:25:20 +0300 | [diff] [blame] | 256 | orrlt r0, r0, #(0x1 << 6) @ Set IBE bit |
Nishanth Menon | 3f44511 | 2015-03-09 17:12:01 -0500 | [diff] [blame] | 257 | |
Nishanth Menon | 3f44511 | 2015-03-09 17:12:01 -0500 | [diff] [blame] | 258 | push {r1-r5} @ Save the cpu info registers |
| 259 | bl v7_arch_cp15_set_acr |
| 260 | pop {r1-r5} @ Restore the cpu info - fall through |
Nishanth Menon | 3f44511 | 2015-03-09 17:12:01 -0500 | [diff] [blame] | 261 | #endif |
| 262 | |
Nishanth Menon | 49db62d | 2015-03-09 17:12:02 -0500 | [diff] [blame] | 263 | #ifdef CONFIG_ARM_ERRATA_621766 |
Siarhei Siamashka | a2ec2af | 2017-08-13 05:25:20 +0300 | [diff] [blame] | 264 | mrc p15, 0, r0, c1, c0, 1 @ Read ACR |
| 265 | |
Nishanth Menon | 49db62d | 2015-03-09 17:12:02 -0500 | [diff] [blame] | 266 | cmp r2, #0x21 @ Only on < r2p1 |
Siarhei Siamashka | a2ec2af | 2017-08-13 05:25:20 +0300 | [diff] [blame] | 267 | orrlt r0, r0, #(0x1 << 5) @ Set L1NEON bit |
Nishanth Menon | 49db62d | 2015-03-09 17:12:02 -0500 | [diff] [blame] | 268 | |
Nishanth Menon | 49db62d | 2015-03-09 17:12:02 -0500 | [diff] [blame] | 269 | push {r1-r5} @ Save the cpu info registers |
| 270 | bl v7_arch_cp15_set_acr |
| 271 | pop {r1-r5} @ Restore the cpu info - fall through |
Nishanth Menon | 49db62d | 2015-03-09 17:12:02 -0500 | [diff] [blame] | 272 | #endif |
| 273 | |
Siarhei Siamashka | fe038a7 | 2017-03-06 03:16:53 +0200 | [diff] [blame] | 274 | #ifdef CONFIG_ARM_ERRATA_725233 |
Siarhei Siamashka | a2ec2af | 2017-08-13 05:25:20 +0300 | [diff] [blame] | 275 | mrc p15, 1, r0, c9, c0, 2 @ Read L2ACR |
| 276 | |
Siarhei Siamashka | fe038a7 | 2017-03-06 03:16:53 +0200 | [diff] [blame] | 277 | cmp r2, #0x21 @ Only on < r2p1 (Cortex A8) |
Siarhei Siamashka | a2ec2af | 2017-08-13 05:25:20 +0300 | [diff] [blame] | 278 | orrlt r0, r0, #(0x1 << 27) @ L2 PLD data forwarding disable |
Siarhei Siamashka | fe038a7 | 2017-03-06 03:16:53 +0200 | [diff] [blame] | 279 | |
Siarhei Siamashka | fe038a7 | 2017-03-06 03:16:53 +0200 | [diff] [blame] | 280 | push {r1-r5} @ Save the cpu info registers |
| 281 | bl v7_arch_cp15_set_l2aux_ctrl |
| 282 | pop {r1-r5} @ Restore the cpu info - fall through |
Siarhei Siamashka | fe038a7 | 2017-03-06 03:16:53 +0200 | [diff] [blame] | 283 | #endif |
| 284 | |
Nisal Menuka | faa993a | 2017-04-26 16:18:01 -0500 | [diff] [blame] | 285 | #ifdef CONFIG_ARM_ERRATA_852421 |
| 286 | mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register |
| 287 | orr r0, r0, #1 << 24 @ set bit #24 |
| 288 | mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register |
| 289 | #endif |
| 290 | |
| 291 | #ifdef CONFIG_ARM_ERRATA_852423 |
| 292 | mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register |
| 293 | orr r0, r0, #1 << 12 @ set bit #12 |
| 294 | mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register |
| 295 | #endif |
| 296 | |
Nishanth Menon | aa0294e | 2015-03-09 17:11:59 -0500 | [diff] [blame] | 297 | mov pc, r5 @ back to my caller |
Aneesh V | fd8798b | 2012-03-08 07:20:18 +0000 | [diff] [blame] | 298 | ENDPROC(cpu_init_cp15) |
Dirk Behme | 7d75a10 | 2008-12-14 09:47:13 +0100 | [diff] [blame] | 299 | |
Simon Glass | 9084407 | 2016-05-05 07:28:06 -0600 | [diff] [blame] | 300 | #if !defined(CONFIG_SKIP_LOWLEVEL_INIT) && \ |
| 301 | !defined(CONFIG_SKIP_LOWLEVEL_INIT_ONLY) |
Simon Glass | 277e308 | 2011-11-05 03:56:51 +0000 | [diff] [blame] | 302 | /************************************************************************* |
| 303 | * |
| 304 | * CPU_init_critical registers |
| 305 | * |
| 306 | * setup important registers |
| 307 | * setup memory timing |
| 308 | * |
| 309 | *************************************************************************/ |
Aneesh V | fd8798b | 2012-03-08 07:20:18 +0000 | [diff] [blame] | 310 | ENTRY(cpu_init_crit) |
Dirk Behme | 7d75a10 | 2008-12-14 09:47:13 +0100 | [diff] [blame] | 311 | /* |
| 312 | * Jump to board specific initialization... |
| 313 | * The Mask ROM will have already initialized |
| 314 | * basic memory. Go here to bump up clock rate and handle |
| 315 | * wake up conditions. |
| 316 | */ |
Benoît Thébaudeau | 0a16790 | 2012-08-10 12:05:16 +0000 | [diff] [blame] | 317 | b lowlevel_init @ go setup pll,mux,memory |
Aneesh V | fd8798b | 2012-03-08 07:20:18 +0000 | [diff] [blame] | 318 | ENDPROC(cpu_init_crit) |
Rob Herring | a693287 | 2011-06-28 05:39:38 +0000 | [diff] [blame] | 319 | #endif |