blob: ed8fe6b075dd13c031dcd7609d5314acd907549d [file] [log] [blame]
wdenke2211742002-11-02 23:30:20 +00001/*
2 * (C) Copyright 2001
3 * Stuart Hughes <stuarth@lineo.com>
4 * This file is based on similar values for other boards found in other
5 * U-Boot config files, and some that I found in the mpc8260ads manual.
6 *
7 * Note: my board is a PILOT rev.
8 * Note: the mpc8260ads doesn't come with a proper Ethernet MAC address.
9 *
wdenk3902d702004-04-15 18:22:41 +000010 * (C) Copyright 2003-2004 Arabella Software Ltd.
wdenk88d2ba92003-06-23 18:12:28 +000011 * Yuli Barcohen <yuli@arabellasw.com>
wdenk2bb11052003-07-17 23:16:40 +000012 * Added support for SDRAM DIMMs SPD EEPROM, MII, JFFS2.
wdenk5d5317e2003-12-07 00:46:27 +000013 * Ported to PQ2FADS-ZU and PQ2FADS-VR boards.
wdenk3902d702004-04-15 18:22:41 +000014 * Ported to MPC8272ADS board.
wdenk88d2ba92003-06-23 18:12:28 +000015 *
wdenke2211742002-11-02 23:30:20 +000016 * See file CREDITS for list of people who contributed to this
17 * project.
18 *
19 * This program is free software; you can redistribute it and/or
20 * modify it under the terms of the GNU General Public License as
21 * published by the Free Software Foundation; either version 2 of
22 * the License, or (at your option) any later version.
23 *
24 * This program is distributed in the hope that it will be useful,
25 * but WITHOUT ANY WARRANTY; without even the implied warranty of
26 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
27 * GNU General Public License for more details.
28 *
29 * You should have received a copy of the GNU General Public License
30 * along with this program; if not, write to the Free Software
31 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
32 * MA 02111-1307 USA
33 */
34
wdenke2211742002-11-02 23:30:20 +000035#ifndef __CONFIG_H
36#define __CONFIG_H
37
38/*
39 * High Level Configuration Options
40 * (easy to change)
41 */
42
wdenk3902d702004-04-15 18:22:41 +000043#define CONFIG_MPC8260ADS 1 /* Motorola PQ2 ADS family board */
wdenke2211742002-11-02 23:30:20 +000044
wdenk874c6752005-04-03 23:22:21 +000045/*
46 * Figure out if we are booting low via flash HRCW or high via the BCSR.
47 */
48#if (TEXT_BASE != 0xFFF00000) /* Boot low (flash HRCW) */
49# define CFG_LOWBOOT 1
50#endif
51
52
wdenk2bb11052003-07-17 23:16:40 +000053/* ADS flavours */
54#define CFG_8260ADS 1 /* MPC8260ADS */
55#define CFG_8266ADS 2 /* MPC8266ADS */
wdenk5d5317e2003-12-07 00:46:27 +000056#define CFG_PQ2FADS 3 /* PQ2FADS-ZU or PQ2FADS-VR */
wdenk3902d702004-04-15 18:22:41 +000057#define CFG_8272ADS 4 /* MPC8272ADS */
wdenk2bb11052003-07-17 23:16:40 +000058
59#ifndef CONFIG_ADSTYPE
60#define CONFIG_ADSTYPE CFG_8260ADS
61#endif /* CONFIG_ADSTYPE */
62
wdenk3902d702004-04-15 18:22:41 +000063#if CONFIG_ADSTYPE == CFG_8272ADS
64#define CONFIG_MPC8272 1
65#else
66#define CONFIG_MPC8260 1
67#endif /* CONFIG_ADSTYPE == CFG_8272ADS */
68
wdenkda55c6e2004-01-20 23:12:12 +000069#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
wdenke2211742002-11-02 23:30:20 +000070
71/* allow serial and ethaddr to be overwritten */
72#define CONFIG_ENV_OVERWRITE
73
74/*
75 * select serial console configuration
76 *
77 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
78 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
79 * for SCC).
80 *
81 * if CONFIG_CONS_NONE is defined, then the serial console routines must
82 * defined elsewhere (for example, on the cogent platform, there are serial
83 * ports on the motherboard which are used for the serial console - see
84 * cogent/cma101/serial.[ch]).
85 */
86#undef CONFIG_CONS_ON_SMC /* define if console on SMC */
87#define CONFIG_CONS_ON_SCC /* define if console on SCC */
88#undef CONFIG_CONS_NONE /* define if console on something else */
89#define CONFIG_CONS_INDEX 1 /* which serial channel for console */
90
91/*
92 * select ethernet configuration
93 *
94 * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
95 * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
96 * for FCC)
97 *
98 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
99 * defined elsewhere (as for the console), or CFG_CMD_NET must be removed
100 * from CONFIG_COMMANDS to remove support for networking.
101 */
102#undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
103#define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
104#undef CONFIG_ETHER_NONE /* define if ether on something else */
wdenke2211742002-11-02 23:30:20 +0000105
wdenk7539dea2003-06-19 23:01:32 +0000106#ifdef CONFIG_ETHER_ON_FCC
wdenke2211742002-11-02 23:30:20 +0000107
wdenk7539dea2003-06-19 23:01:32 +0000108#define CONFIG_ETHER_INDEX 2 /* which SCC/FCC channel for ethernet */
109
wdenk3902d702004-04-15 18:22:41 +0000110#if CONFIG_ETHER_INDEX == 1
111
112# define CFG_PHY_ADDR 0
113# define CFG_CMXFCR_VALUE (CMXFCR_RF1CS_CLK11 | CMXFCR_TF1CS_CLK10)
114# define CFG_CMXFCR_MASK (CMXFCR_FC1 | CMXFCR_RF1CS_MSK | CMXFCR_TF1CS_MSK)
115
116#elif CONFIG_ETHER_INDEX == 2
117
118#if CONFIG_ADSTYPE == CFG_8272ADS /* RxCLK is CLK15, TxCLK is CLK16 */
119# define CFG_PHY_ADDR 3
120# define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK15 | CMXFCR_TF2CS_CLK16)
121#else /* RxCLK is CLK13, TxCLK is CLK14 */
122# define CFG_PHY_ADDR 0
wdenke2211742002-11-02 23:30:20 +0000123# define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
wdenk3902d702004-04-15 18:22:41 +0000124#endif /* CONFIG_ADSTYPE == CFG_8272ADS */
125
126# define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
wdenke2211742002-11-02 23:30:20 +0000127
128#endif /* CONFIG_ETHER_INDEX */
129
wdenk3902d702004-04-15 18:22:41 +0000130#define CFG_CPMFCR_RAMTYPE 0 /* BDs and buffers on 60x bus */
131#define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB) /* Full duplex */
132
wdenk7539dea2003-06-19 23:01:32 +0000133#define CONFIG_MII /* MII PHY management */
134#define CONFIG_BITBANGMII /* bit-bang MII PHY management */
135/*
136 * GPIO pins used for bit-banged MII communications
137 */
138#define MDIO_PORT 2 /* Port C */
wdenk3902d702004-04-15 18:22:41 +0000139
140#if CONFIG_ADSTYPE == CFG_8272ADS
141#define CFG_MDIO_PIN 0x00002000 /* PC18 */
142#define CFG_MDC_PIN 0x00001000 /* PC19 */
143#else
144#define CFG_MDIO_PIN 0x00400000 /* PC9 */
145#define CFG_MDC_PIN 0x00200000 /* PC10 */
146#endif /* CONFIG_ADSTYPE == CFG_8272ADS */
wdenk7539dea2003-06-19 23:01:32 +0000147
wdenk3902d702004-04-15 18:22:41 +0000148#define MDIO_ACTIVE (iop->pdir |= CFG_MDIO_PIN)
149#define MDIO_TRISTATE (iop->pdir &= ~CFG_MDIO_PIN)
150#define MDIO_READ ((iop->pdat & CFG_MDIO_PIN) != 0)
wdenk7539dea2003-06-19 23:01:32 +0000151
wdenk3902d702004-04-15 18:22:41 +0000152#define MDIO(bit) if(bit) iop->pdat |= CFG_MDIO_PIN; \
153 else iop->pdat &= ~CFG_MDIO_PIN
154
155#define MDC(bit) if(bit) iop->pdat |= CFG_MDC_PIN; \
156 else iop->pdat &= ~CFG_MDC_PIN
wdenk7539dea2003-06-19 23:01:32 +0000157
158#define MIIDELAY udelay(1)
159
160#endif /* CONFIG_ETHER_ON_FCC */
161
wdenk3902d702004-04-15 18:22:41 +0000162#if CONFIG_ADSTYPE >= CFG_PQ2FADS
163#undef CONFIG_SPD_EEPROM /* On new boards, SDRAM is soldered */
wdenk2bb11052003-07-17 23:16:40 +0000164#else
wdenke2211742002-11-02 23:30:20 +0000165#define CONFIG_HARD_I2C 1 /* To enable I2C support */
wdenk5d5317e2003-12-07 00:46:27 +0000166#define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
wdenke2211742002-11-02 23:30:20 +0000167#define CFG_I2C_SLAVE 0x7F
168
wdenkb666c8f2003-03-06 00:58:30 +0000169#if defined(CONFIG_SPD_EEPROM) && !defined(CONFIG_SPD_ADDR)
170#define CONFIG_SPD_ADDR 0x50
171#endif
wdenk3902d702004-04-15 18:22:41 +0000172#endif /* CONFIG_ADSTYPE >= CFG_PQ2FADS */
wdenke2211742002-11-02 23:30:20 +0000173
wdenkb666c8f2003-03-06 00:58:30 +0000174#ifndef CONFIG_SDRAM_PBI
wdenk5d5317e2003-12-07 00:46:27 +0000175#define CONFIG_SDRAM_PBI 0 /* By default, use bank-based interleaving */
wdenkb666c8f2003-03-06 00:58:30 +0000176#endif
177
178#ifndef CONFIG_8260_CLKIN
wdenk3902d702004-04-15 18:22:41 +0000179#if CONFIG_ADSTYPE >= CFG_PQ2FADS
wdenk2bb11052003-07-17 23:16:40 +0000180#define CONFIG_8260_CLKIN 100000000 /* in Hz */
181#else
wdenk5d5317e2003-12-07 00:46:27 +0000182#define CONFIG_8260_CLKIN 66000000 /* in Hz */
wdenkb666c8f2003-03-06 00:58:30 +0000183#endif
wdenk2bb11052003-07-17 23:16:40 +0000184#endif
185
wdenk391b5742004-10-10 23:27:33 +0000186#define CONFIG_BAUDRATE 115200
wdenke2211742002-11-02 23:30:20 +0000187
wdenk8d5d28a2005-04-02 22:37:54 +0000188#define CFG_EXCLUDE CFG_CMD_BEDBUG | \
189 CFG_CMD_BMP | \
190 CFG_CMD_BSP | \
191 CFG_CMD_DATE | \
192 CFG_CMD_DOC | \
193 CFG_CMD_DTT | \
194 CFG_CMD_EEPROM | \
195 CFG_CMD_ELF | \
196 CFG_CMD_EXT2 | \
197 CFG_CMD_FAT | \
198 CFG_CMD_FDC | \
199 CFG_CMD_FDOS | \
200 CFG_CMD_HWFLOW | \
201 CFG_CMD_IDE | \
202 CFG_CMD_KGDB | \
203 CFG_CMD_MMC | \
204 CFG_CMD_NAND | \
205 CFG_CMD_PCI | \
206 CFG_CMD_PCMCIA | \
207 CFG_CMD_REISER | \
208 CFG_CMD_SCSI | \
209 CFG_CMD_SPI | \
210 CFG_CMD_SNTP | \
211 CFG_CMD_UNIVERSE | \
212 CFG_CMD_USB | \
213 CFG_CMD_VFD | \
214 CFG_CMD_XIMG
wdenk2bb11052003-07-17 23:16:40 +0000215
wdenk3902d702004-04-15 18:22:41 +0000216#if CONFIG_ADSTYPE >= CFG_PQ2FADS
wdenk2bb11052003-07-17 23:16:40 +0000217#define CONFIG_COMMANDS (CFG_CMD_ALL & ~( \
218 CFG_CMD_SDRAM | \
219 CFG_CMD_I2C | \
220 CFG_EXCLUDE ) )
221#else
222#define CONFIG_COMMANDS (CFG_CMD_ALL & ~( \
223 CFG_EXCLUDE ) )
wdenk3902d702004-04-15 18:22:41 +0000224#endif /* CONFIG_ADSTYPE >= CFG_PQ2FADS */
wdenke2211742002-11-02 23:30:20 +0000225
226/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
227#include <cmd_confdefs.h>
228
wdenk3902d702004-04-15 18:22:41 +0000229#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
230#define CONFIG_BOOTCOMMAND "bootm fff80000" /* autoboot command */
231#define CONFIG_BOOTARGS "root=/dev/mtdblock2"
wdenke2211742002-11-02 23:30:20 +0000232
233#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
234#undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
235#define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
236#undef CONFIG_KGDB_NONE /* define if kgdb on something else */
237#define CONFIG_KGDB_INDEX 2 /* which serial channel for kgdb */
238#define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
239#endif
240
wdenk5d5317e2003-12-07 00:46:27 +0000241#define CONFIG_BZIP2 /* include support for bzip2 compressed images */
242#undef CONFIG_WATCHDOG /* disable platform specific watchdog */
wdenke2211742002-11-02 23:30:20 +0000243
244/*
245 * Miscellaneous configurable options
246 */
wdenk9a8965d2003-08-31 18:37:54 +0000247#define CFG_HUSH_PARSER
248#define CFG_PROMPT_HUSH_PS2 "> "
wdenke2211742002-11-02 23:30:20 +0000249#define CFG_LONGHELP /* undef to save memory */
250#define CFG_PROMPT "=> " /* Monitor Command Prompt */
251#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
252#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
253#else
254#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
255#endif
256#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
257#define CFG_MAXARGS 16 /* max number of command args */
258#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
259
260#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
261#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
262
wdenk874c6752005-04-03 23:22:21 +0000263#define CFG_LOAD_ADDR 0x400000 /* default load address */
wdenke2211742002-11-02 23:30:20 +0000264
265#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
266
267#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
268
269#define CFG_FLASH_BASE 0xff800000
wdenke2211742002-11-02 23:30:20 +0000270#define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
271#define CFG_MAX_FLASH_SECT 32 /* max num of sects on one chip */
272#define CFG_FLASH_SIZE 8
273#define CFG_FLASH_ERASE_TOUT 8000 /* Timeout for Flash Erase (in ms) */
274#define CFG_FLASH_WRITE_TOUT 5 /* Timeout for Flash Write (in ms) */
wdenkdccbda02003-07-14 22:13:32 +0000275#define CFG_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
276#define CFG_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
277#define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
278
279#define CFG_JFFS2_FIRST_SECTOR 1
280#define CFG_JFFS2_LAST_SECTOR 27
281#define CFG_JFFS2_SORT_FRAGMENTS
282#define CFG_JFFS_CUSTOM_PART
wdenke2211742002-11-02 23:30:20 +0000283
284/* this is stuff came out of the Motorola docs */
wdenk874c6752005-04-03 23:22:21 +0000285#ifndef CFG_LOWBOOT
wdenke2211742002-11-02 23:30:20 +0000286#define CFG_DEFAULT_IMMR 0x0F010000
wdenk874c6752005-04-03 23:22:21 +0000287#endif
wdenke2211742002-11-02 23:30:20 +0000288
wdenkbf2f8c92003-05-22 22:52:13 +0000289#define CFG_IMMR 0xF0000000
wdenk2bb11052003-07-17 23:16:40 +0000290#define CFG_BCSR 0xF4500000
wdenke2211742002-11-02 23:30:20 +0000291#define CFG_SDRAM_BASE 0x00000000
wdenk9a8965d2003-08-31 18:37:54 +0000292#define CFG_LSDRAM_BASE 0xFD000000
wdenke2211742002-11-02 23:30:20 +0000293
294#define RS232EN_1 0x02000002
295#define RS232EN_2 0x01000001
wdenk2bb11052003-07-17 23:16:40 +0000296#define FETHIEN1 0x08000008
297#define FETH1_RST 0x04000004
wdenk3902d702004-04-15 18:22:41 +0000298#define FETHIEN2 0x10000000
wdenk2bb11052003-07-17 23:16:40 +0000299#define FETH2_RST 0x08000000
wdenk9a8965d2003-08-31 18:37:54 +0000300#define BCSR_PCI_MODE 0x01000000
wdenke2211742002-11-02 23:30:20 +0000301
302#define CFG_INIT_RAM_ADDR CFG_IMMR
wdenk3902d702004-04-15 18:22:41 +0000303#define CFG_INIT_RAM_END 0x2000 /* End of used area in DPRAM */
wdenke2211742002-11-02 23:30:20 +0000304#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
305#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
306#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
307
308
wdenk874c6752005-04-03 23:22:21 +0000309#ifdef CFG_LOWBOOT
310/* PQ2FADS flash HRCW = 0x0EB4B645 */
311#define CFG_HRCW_MASTER ( ( HRCW_BPS11 | HRCW_CIP ) |\
312 ( HRCW_L2CPC10 | HRCW_DPPC11 | HRCW_ISB100 ) |\
313 ( HRCW_BMS | HRCW_MMR11 | HRCW_LBPC01 | HRCW_APPC10 ) |\
314 ( HRCW_CS10PC01 | HRCW_MODCK_H0101 ) \
315 )
316#else
317/* PQ2FADS BCSR HRCW = 0x0CB23645 */
wdenke2211742002-11-02 23:30:20 +0000318#define CFG_HRCW_MASTER ( ( HRCW_BPS11 | HRCW_CIP ) |\
319 ( HRCW_L2CPC10 | HRCW_DPPC10 | HRCW_ISB010 ) |\
320 ( HRCW_BMS | HRCW_APPC10 ) |\
321 ( HRCW_MODCK_H0101 ) \
322 )
wdenk874c6752005-04-03 23:22:21 +0000323#endif
wdenke2211742002-11-02 23:30:20 +0000324/* no slaves */
325#define CFG_HRCW_SLAVE1 0
326#define CFG_HRCW_SLAVE2 0
327#define CFG_HRCW_SLAVE3 0
328#define CFG_HRCW_SLAVE4 0
329#define CFG_HRCW_SLAVE5 0
330#define CFG_HRCW_SLAVE6 0
331#define CFG_HRCW_SLAVE7 0
332
333#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
334#define BOOTFLAG_WARM 0x02 /* Software reboot */
335
336#define CFG_MONITOR_BASE TEXT_BASE
337#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
338# define CFG_RAMBOOT
339#endif
340
341#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
wdenke2211742002-11-02 23:30:20 +0000342#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
343
wdenk5d5317e2003-12-07 00:46:27 +0000344#ifdef CONFIG_BZIP2
345#define CFG_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
346#else
347#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 KB for malloc() */
348#endif /* CONFIG_BZIP2 */
349
wdenke2211742002-11-02 23:30:20 +0000350#ifndef CFG_RAMBOOT
351# define CFG_ENV_IS_IN_FLASH 1
wdenk7539dea2003-06-19 23:01:32 +0000352# define CFG_ENV_SECT_SIZE 0x40000
353# define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_ENV_SECT_SIZE)
wdenke2211742002-11-02 23:30:20 +0000354#else
355# define CFG_ENV_IS_IN_NVRAM 1
356# define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
357# define CFG_ENV_SIZE 0x200
358#endif /* CFG_RAMBOOT */
359
360
361#define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
362#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
363# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
364#endif
365
366
367#define CFG_HID0_INIT 0
368#define CFG_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE )
369
370#define CFG_HID2 0
371
372#define CFG_SYPCR 0xFFFFFFC3
373#define CFG_BCR 0x100C0000
374#define CFG_SIUMCR 0x0A200000
wdenk2bb11052003-07-17 23:16:40 +0000375#define CFG_SCCR SCCR_DFBRG01
376#define CFG_BR0_PRELIM CFG_FLASH_BASE | 0x00001801
377#define CFG_OR0_PRELIM 0xFF800876
378#define CFG_BR1_PRELIM CFG_BCSR | 0x00001801
wdenke2211742002-11-02 23:30:20 +0000379#define CFG_OR1_PRELIM 0xFFFF8010
380
wdenk2bb11052003-07-17 23:16:40 +0000381#define CFG_RMR RMR_CSRE
wdenke2211742002-11-02 23:30:20 +0000382#define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
383#define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
384#define CFG_RCCR 0
wdenk2bb11052003-07-17 23:16:40 +0000385
wdenk3902d702004-04-15 18:22:41 +0000386#if (CONFIG_ADSTYPE == CFG_8266ADS) || (CONFIG_ADSTYPE == CFG_8272ADS)
387#undef CFG_LSDRAM_BASE /* No local bus SDRAM on these boards */
wdenk9a8965d2003-08-31 18:37:54 +0000388#endif /* CONFIG_ADSTYPE == CFG_8266ADS */
389
wdenk2bb11052003-07-17 23:16:40 +0000390#if CONFIG_ADSTYPE == CFG_PQ2FADS
wdenk5d5317e2003-12-07 00:46:27 +0000391#define CFG_OR2 0xFE002EC0
wdenk2bb11052003-07-17 23:16:40 +0000392#define CFG_PSDMR 0x824B36A3
393#define CFG_PSRT 0x13
394#define CFG_LSDMR 0x828737A3
395#define CFG_LSRT 0x13
396#define CFG_MPTPR 0x2800
wdenk3902d702004-04-15 18:22:41 +0000397#elif CONFIG_ADSTYPE == CFG_8272ADS
398#define CFG_OR2 0xFC002CC0
399#define CFG_PSDMR 0x834E24A3
400#define CFG_PSRT 0x13
401#define CFG_MPTPR 0x2800
wdenk2bb11052003-07-17 23:16:40 +0000402#else
wdenk5d5317e2003-12-07 00:46:27 +0000403#define CFG_OR2 0xFF000CA0
wdenke2211742002-11-02 23:30:20 +0000404#define CFG_PSDMR 0x016EB452
wdenk2bb11052003-07-17 23:16:40 +0000405#define CFG_PSRT 0x21
406#define CFG_LSDMR 0x0086A522
407#define CFG_LSRT 0x21
408#define CFG_MPTPR 0x1900
409#endif /* CONFIG_ADSTYPE == CFG_PQ2FADS */
wdenke2211742002-11-02 23:30:20 +0000410
411#define CFG_RESET_ADDRESS 0x04400000
412
413#endif /* __CONFIG_H */